

# DATA SHEET

**74LV273**

Octal D-type flip-flop with reset;  
positive-edge trigger

Product specification  
Supersedes data of 1997 Apr 07  
IC24 Data Handbook

1998 May 29

## Octal D-type flip-flop with reset; positive edge-trigger

74LV273

## FEATURES

- Wide operating voltage: 1.0 to 5.5V
- Optimized for Low Voltage applications: 1.0 to 3.6V
- Accepts TTL input levels between  $V_{CC} = 2.7V$  and  $V_{CC} = 3.6V$
- Typical  $V_{OLP}$  (output ground bounce) < 0.8V @  $V_{CC} = 3.3V$ ,  $T_{amb} = 25^{\circ}C$
- Typical  $V_{OHV}$  (output  $V_{OH}$  undershoot) > 2V @  $V_{CC} = 3.3V$ ,  $T_{amb} = 25^{\circ}C$
- Ideal buffer for MOS microprocessor or memory
- Common clock and master reset
- Output capability: standard
- $I_{CC}$  category: MSI

## QUICK REFERENCE DATA

 $GND = 0V$ ;  $T_{amb} = 25^{\circ}C$ ;  $t_r = t_f \leq 2.5$  ns

| SYMBOL            | PARAMETER                                           | CONDITIONS                      | TYPICAL  | UNIT |
|-------------------|-----------------------------------------------------|---------------------------------|----------|------|
| $t_{PHL}/t_{PLH}$ | Propagation delay<br>CP to $Q_n$ ;<br>$MR$ to $Q_n$ | $C_L = 15pF$<br>$V_{CC} = 3.3V$ | 12<br>13 | ns   |
| $f_{max}$         | Maximum clock frequency                             |                                 | 110      | MHz  |
| $C_I$             | Input capacitance                                   |                                 | 3.5      | pF   |
| $C_{PD}$          | Power dissipation capacitance per flip-flop         | Notes 1 and 2                   | 20       | pF   |

## NOTES:

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ )  
 $P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$  where:  
 $f_i$  = input frequency in MHz;  $C_L$  = output load capacitance in pF;  
 $f_o$  = output frequency in MHz;  $V_{CC}$  = supply voltage in V;  
 $\sum (C_L \times V_{CC}^2 \times f_o)$  = sum of the outputs.
2. The condition is  $V_I = GND$  to  $V_{CC}$

## ORDERING INFORMATION

| PACKAGES                    | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | PKG. DWG. # |
|-----------------------------|-------------------|-----------------------|---------------|-------------|
| 20-Pin Plastic DIL          | -40°C to +125°C   | 74LV273 N             | 74LV273 N     | SOT146-1    |
| 20-Pin Plastic SO           | -40°C to +125°C   | 74LV273 D             | 74LV273 D     | SOT163-1    |
| 20-Pin Plastic SSOP Type II | -40°C to +125°C   | 74LV273 DB            | 74LV273 DB    | SOT339-1    |
| 20-Pin Plastic TSSOP        | -40°C to +125°C   | 74LV273 PW            | 74LV273PW DH  | SOT360-1    |

## DESCRIPTION

The 74LV273 is a low-voltage Si-gate CMOS device and is pin and function compatible with the 74HC/HCT273.

The 74LV273 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common clock (CP) and master reset (MR) inputs load and reset (clear) all flip-flops simultaneously. The state of each D input, one set-up time before the LOW-to-HIGH clock transition, is transferred to the corresponding output (Qn) of the flip-flop.

All outputs will be forced LOW independently of clock or data inputs by a LOW voltage level on the MR input.

The device is useful for applications where the true output only is required and the clock and master reset are common to all storage elements.

## Octal D-type flip-flop with reset; positive edge-triggered

74LV273

## PIN CONFIGURATION



SV00366

## LOGIC SYMBOL



SV00367

## PIN DESCRIPTION

| PIN NUMBER                 | SYMBOL                           | FUNCTION                                  |
|----------------------------|----------------------------------|-------------------------------------------|
| 1                          | MR                               | Master reset input (active-LOW)           |
| 2, 5, 6, 9, 12, 15, 16, 19 | Q <sub>0</sub> to Q <sub>7</sub> | Flip-flop outputs                         |
| 3, 4, 7, 8, 13, 14, 17, 18 | D <sub>0</sub> to D <sub>7</sub> | Data inputs                               |
| 10                         | GND                              | Ground (0V)                               |
| 11                         | CP                               | Clock input (LOW-to-HIGH, edge-triggered) |
| 20                         | V <sub>CC</sub>                  | Positive supply voltage                   |

## LOGIC SYMBOL (IEEE/IEC)



SV00368

## Octal D-type flip-flop with reset; positive edge-trigger

74LV273

## FUNCTIONAL DIAGRAM



## FUNCTION TABLE

| OPERATING MODES | INPUTS |    |                | OUTPUTS                          |
|-----------------|--------|----|----------------|----------------------------------|
|                 | MR     | CP | D <sub>n</sub> | Q <sub>0</sub> to Q <sub>7</sub> |
| Reset (clear)   | L      | X  | X              | L                                |
| Load ('1')      | H      | ↑  | h              | H                                |
| Load ('0')      | H      | ↑  | l              | L                                |

H = HIGH voltage level  
 h = HIGH voltage level one set-up time prior to the LOW-to-HIGH CP transition  
 L = LOW voltage level  
 l = LOW voltage level one set-up time prior to the LOW-to-HIGH CP transition  
 ↑ = LOW-to-HIGH clock transition  
 X = Don't care

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL                          | PARAMETER                                       | CONDITIONS                                                                                                                           | MIN              | TYP.             | MAX                     | UNIT |
|---------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|-------------------------|------|
| V <sub>CC</sub>                 | DC supply voltage                               | See Note1                                                                                                                            | 1.0              | 3.3              | 5.5                     | V    |
| V <sub>I</sub>                  | Input voltage                                   |                                                                                                                                      | 0                | —                | V <sub>CC</sub>         | V    |
| V <sub>O</sub>                  | Output voltage                                  |                                                                                                                                      | 0                | —                | V <sub>CC</sub>         | V    |
| T <sub>amb</sub>                | Operating ambient temperature range in free air | See DC and AC characteristics                                                                                                        | -40<br>-40       |                  | +85<br>+125             | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input rise and fall times                       | V <sub>CC</sub> = 1.0V to 2.0V<br>V <sub>CC</sub> = 2.0V to 2.7V<br>V <sub>CC</sub> = 2.7V to 3.6V<br>V <sub>CC</sub> = 3.6V to 5.5V | —<br>—<br>—<br>— | —<br>—<br>—<br>— | 500<br>200<br>100<br>50 | ns/V |

## NOTES:

1. The LV is guaranteed to function down to V<sub>CC</sub> = 1.0V (input levels GND or V<sub>CC</sub>); DC characteristics are guaranteed from V<sub>CC</sub> = 1.2V to V<sub>CC</sub> = 5.5V.

## Octal D-type flip-flop with reset; positive edge-trigger

74LV273

ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>

In accordance with the Absolute Maximum Rating System (IEC 134)  
 Voltages are referenced to GND (ground = 0V)

| SYMBOL            | PARAMETER                                                                                                                 | CONDITIONS                                                                                                                                                              | RATING            | UNIT |
|-------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|
| $V_{CC}$          | DC supply voltage                                                                                                         |                                                                                                                                                                         | -0.5 to +7.0      | V    |
| $\pm I_{IK}$      | DC input diode current                                                                                                    | $V_I < -0.5$ or $V_I > V_{CC} + 0.5V$                                                                                                                                   | 20                | mA   |
| $\pm I_{OK}$      | DC output diode current                                                                                                   | $V_O < -0.5$ or $V_O > V_{CC} + 0.5V$                                                                                                                                   | 50                | mA   |
| $\pm I_O$         | DC output source or sink current<br>– standard outputs                                                                    | $-0.5V < V_O < V_{CC} + 0.5V$                                                                                                                                           | 25                | mA   |
| $\pm I_{GND, CC}$ | DC $V_{CC}$ or GND current for types with<br>– standard outputs                                                           |                                                                                                                                                                         | 50                | mA   |
| $T_{stg}$         | Storage temperature range                                                                                                 |                                                                                                                                                                         | -65 to +150       | °C   |
| $P_{TOT}$         | Power dissipation per package<br>– plastic DIL<br>– plastic mini-pack (SO)<br>– plastic shrink mini-pack (SSOP and TSSOP) | for temperature range: -40 to +125°C<br>above +70°C derate linearly with 12mW/K<br>above +70°C derate linearly with 8 mW/K<br>above +60°C derate linearly with 5.5 mW/K | 750<br>500<br>400 | mW   |

## NOTES:

1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## DC CHARACTERISTICS FOR THE LV FAMILY

Over recommended operating conditions voltages are referenced to GND (ground = 0V)

| SYMBOL   | PARAMETER                                      | TEST CONDITIONS                                                  | LIMITS         |                  |               |                 |               | UNIT |  |
|----------|------------------------------------------------|------------------------------------------------------------------|----------------|------------------|---------------|-----------------|---------------|------|--|
|          |                                                |                                                                  | -40°C to +85°C |                  |               | -40°C to +125°C |               |      |  |
|          |                                                |                                                                  | MIN            | TYP <sup>1</sup> | MAX           | MIN             | MAX           |      |  |
| $V_{IH}$ | HIGH level Input voltage                       | $V_{CC} = 1.2V$                                                  | 0.9            |                  |               | 0.9             |               | V    |  |
|          |                                                | $V_{CC} = 2.0V$                                                  | 1.4            |                  |               | 1.4             |               |      |  |
|          |                                                | $V_{CC} = 2.7$ to $3.6V$                                         | 2.0            |                  |               | 2.0             |               |      |  |
|          |                                                | $V_{CC} = 4.5$ to $5.5V$                                         | $0.7^*V_{CC}$  |                  |               | $0.7^*V_{CC}$   |               |      |  |
| $V_{IL}$ | LOW level Input voltage                        | $V_{CC} = 1.2V$                                                  |                |                  | 0.3           |                 | 0.3           | V    |  |
|          |                                                | $V_{CC} = 2.0V$                                                  |                |                  | 0.6           |                 | 0.6           |      |  |
|          |                                                | $V_{CC} = 2.7$ to $3.6V$                                         |                |                  | 0.8           |                 | 0.8           |      |  |
|          |                                                | $V_{CC} = 4.5$ to $5.5$                                          |                |                  | $0.3^*V_{CC}$ |                 | $0.3^*V_{CC}$ |      |  |
| $V_{OH}$ | HIGH level output voltage; all outputs         | $V_{CC} = 1.2V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 100\mu A$ |                | 1.2              |               |                 |               | V    |  |
|          |                                                | $V_{CC} = 2.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 100\mu A$ | 1.8            | 2.0              |               | 1.8             |               |      |  |
|          |                                                | $V_{CC} = 2.7V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 100\mu A$ | 2.5            | 2.7              |               | 2.5             |               |      |  |
|          |                                                | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 100\mu A$ | 2.8            | 3.0              |               | 2.8             |               |      |  |
|          |                                                | $V_{CC} = 4.5V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 100\mu A$ | 4.3            | 4.5              |               | 4.3             |               |      |  |
| $V_{OL}$ | HIGH level output voltage;<br>STANDARD outputs | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 6mA$      | 2.40           | 2.82             |               | 2.20            |               | V    |  |
|          |                                                | $V_{CC} = 4.5V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 12mA$     | 3.60           | 4.20             |               | 3.50            |               |      |  |
| $V_{OL}$ | LOW level output voltage; all outputs          | $V_{CC} = 1.2V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 100\mu A$  |                | 0                |               |                 |               | V    |  |
|          |                                                | $V_{CC} = 2.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 100\mu A$  |                | 0                | 0.2           |                 | 0.2           |      |  |
|          |                                                | $V_{CC} = 2.7V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 100\mu A$  |                | 0                | 0.2           |                 | 0.2           |      |  |
|          |                                                | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 100\mu A$  |                | 0                | 0.2           |                 | 0.2           |      |  |
|          |                                                | $V_{CC} = 4.5V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 100\mu A$  |                | 0                | 0.2           |                 | 0.2           |      |  |
|          | LOW level output voltage;<br>STANDARD outputs  | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 6mA$       |                | 0.25             | 0.40          |                 | 0.50          | V    |  |
|          |                                                | $V_{CC} = 4.5V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 12mA$      |                | 0.35             | 0.55          |                 | 0.65          |      |  |

## Octal D-type flip-flop with reset; positive edge-trigger

74LV273

## DC CHARACTERISTICS FOR THE LV FAMILY (Continued)

Over recommended operating conditions voltages are referenced to GND (ground = 0V)

| SYMBOL          | PARAMETER                                     | TEST CONDITIONS                                    | LIMITS         |  |                 |  | UNIT        |
|-----------------|-----------------------------------------------|----------------------------------------------------|----------------|--|-----------------|--|-------------|
|                 |                                               |                                                    | -40°C to +85°C |  | -40°C to +125°C |  |             |
| $I_I$           | Input leakage current                         | $V_{CC} = 5.5V$ ; $V_I = V_{CC}$ or GND            |                |  | 1.0             |  | 1.0 $\mu A$ |
| $I_{CC}$        | Quiescent supply current; MSI                 | $V_{CC} = 5.5V$ ; $V_I = V_{CC}$ or GND; $I_O = 0$ |                |  | 20.0            |  | 160 $\mu A$ |
| $\Delta I_{CC}$ | Additional quiescent supply current per input | $V_{CC} = 2.7V$ to 3.6V; $V_I = V_{CC} - 0.6V$     |                |  | 500             |  | 850 $\mu A$ |

## NOTE:

1. All typical values are measured at  $T_{amb} = 25^\circ C$ .

## AC CHARACTERISTICS

 $GND = 0V$ ;  $t_r = t_f = 2.5ns$ ;  $C_L = 50pF$ ;  $R_L = 1K\Omega$ 

| SYMBOL            | PARAMETER                     | WAVEFORM | CONDITION<br>$V_{CC}(V)$ | LIMITS<br>-40 to +85 °C |                  |     | LIMITS<br>-40 to +125 °C |     | UNIT |
|-------------------|-------------------------------|----------|--------------------------|-------------------------|------------------|-----|--------------------------|-----|------|
|                   |                               |          |                          | MIN                     | TYP <sup>1</sup> | MAX | MIN                      | MAX |      |
| $t_{PHL}/t_{PLH}$ | Propagation delay CP to $Q_n$ | Figure 1 | 1.2                      | —                       | 75               | —   | —                        | —   | ns   |
|                   |                               |          | 2.0                      | —                       | 26               | 32  | —                        | 41  |      |
|                   |                               |          | 2.7                      | —                       | 19               | 24  | —                        | 30  |      |
|                   |                               |          | 3.0 to 3.6               | —                       | 14 <sup>2</sup>  | 19  | —                        | 24  |      |
|                   |                               |          | 4.5 to 5.5               | —                       | —                | 16  | —                        | 20  |      |
| $t_{PHL}$         | Propagation delay MR to $Q_n$ | Figure 2 | 1.2                      | —                       | 80               | —   | —                        | —   | ns   |
|                   |                               |          | 2.0                      | —                       | 27               | 44  | —                        | 56  |      |
|                   |                               |          | 2.7                      | —                       | 20               | 33  | —                        | 41  |      |
|                   |                               |          | 3.0 to 3.6               | —                       | 15 <sup>2</sup>  | 26  | —                        | 33  |      |
|                   |                               |          | 4.5 to 5.5               | —                       | —                | 22  | —                        | 28  |      |
| $t_W$             | Clock pulse width HIGH or LOW | Figure 1 | 2.0                      | 34                      | 9                | —   | 41                       | —   | ns   |
|                   |                               |          | 2.7                      | 25                      | 6                | —   | 30                       | —   |      |
|                   |                               |          | 3.0 to 3.6               | 20                      | 5 <sup>2</sup>   | —   | 24                       | —   |      |
| $t_W$             | Master reset pulse width LOW  | Figure 2 | 2.0                      | 34                      | 10               | —   | 41                       | —   | ns   |
|                   |                               |          | 2.7                      | 25                      | 8                | —   | 30                       | —   |      |
|                   |                               |          | 3.0 to 3.6               | 20                      | 6 <sup>2</sup>   | —   | 24                       | —   |      |
| $t_{rem}$         | Removal time MR to CP         | Figure 2 | 1.2                      | —                       | -10              | —   | —                        | —   | ns   |
|                   |                               |          | 2.0                      | 5                       | -4               | —   | 5                        | —   |      |
|                   |                               |          | 2.7                      | 5                       | -3               | —   | 5                        | —   |      |
|                   |                               |          | 3.0 to 3.6               | 5                       | -2 <sup>2</sup>  | —   | 5                        | —   |      |
| $t_{su}$          | Set-up time $D_n$ to CP       | Figure 3 | 1.2                      | —                       | 20               | —   | —                        | —   | ns   |
|                   |                               |          | 2.0                      | 22                      | 7                | —   | 26                       | —   |      |
|                   |                               |          | 2.7                      | 16                      | 5                | —   | 19                       | —   |      |
|                   |                               |          | 3.0 to 3.6               | 13                      | 4 <sup>2</sup>   | —   | 15                       | —   |      |
| $t_h$             | Hold time $D_n$ to CP         | Figure 3 | 1.2                      | —                       | -10              | —   | —                        | —   | ns   |
|                   |                               |          | 2.0                      | 5                       | -4               | —   | 5                        | —   |      |
|                   |                               |          | 2.7                      | 5                       | -3               | —   | 5                        | —   |      |
|                   |                               |          | 3.0 to 3.6               | 5                       | -2 <sup>2</sup>  | —   | 5                        | —   |      |
| $f_{max}$         | Maximum clock pulse frequency | Figure 1 | 2.0                      | 14                      | 40               | —   | 12                       | —   | MHz  |
|                   |                               |          | 2.7                      | 19                      | 75               | —   | 16                       | —   |      |
|                   |                               |          | 3.0 to 3.6               | 24                      | 100 <sup>2</sup> | —   | 20                       | —   |      |

## NOTE:

1. Unless otherwise stated, all typical values are at  $T_{amb} = 25^\circ C$ .2. Typical value measured at  $V_{CC} = 3.3V$ .3. Typical value measured at  $V_{CC} = 5.0V$ .

## Octal D-type flip-flop with reset; positive edge-trigger

74LV273

## AC WAVEFORMS

 $V_M = 1.5V$  at  $V_{CC} \geq 2.7V \leq 3.6V$  $V_M = 0.5V * V_{CC}$  at  $V_{CC} < 2.7V$  and  $\geq 4.5V$  $V_{OL}$  and  $V_{OH}$  are the typical output voltage drop that occur with the output load.

Figure 1. The clock (CP) to output (Q<sub>n</sub>) propagation delays, the clock pulse width and the maximum clock pulse frequency



Figure 2. The master reset (MR) pulse width, the master reset to output (Q<sub>n</sub>) propagation delay and the master reset to clock (CP) removal time



Figure 3. Data set-up and hold times for the data input (D<sub>n</sub>)

## NOTE:

The shaded areas indicate when the input is permitted to change for predictable output performance.

## TEST CIRCUIT



Figure 4. Load circuitry for switching times

## Octal D-type flip-flop with reset; positive edge-trigger

74LV273

DIP20: plastic dual in-line package; 20 leads (300 mil)

SOT146-1



## DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | c              | D <sup>(1)</sup> | E <sup>(1)</sup> | e    | e <sub>1</sub> | L            | M <sub>E</sub> | M <sub>H</sub> | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|----------------|----------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.30   | 0.53<br>0.38   | 0.36<br>0.23   | 26.92<br>26.54   | 6.40<br>6.22     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80   | 10.0<br>8.3    | 0.254 | 2.0                      |
| inches | 0.17      | 0.020                  | 0.13                   | 0.068<br>0.051 | 0.021<br>0.015 | 0.014<br>0.009 | 1.060<br>1.045   | 0.25<br>0.24     | 0.10 | 0.30           | 0.14<br>0.12 | 0.32<br>0.31   | 0.39<br>0.33   | 0.01  | 0.078                    |

## Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |       |       |  | EUROPEAN<br>PROJECTION | ISSUE DATE           |
|--------------------|------------|-------|-------|--|------------------------|----------------------|
|                    | IEC        | JEDEC | EIAJ  |  |                        |                      |
| SOT146-1           |            |       | SC603 |  |                        | 92-11-17<br>95-05-24 |

## Octal D-type flip-flop with reset; positive edge-trigger

74LV273

SO20: plastic small outline package; 20 leads; body width 7.5 mm

SOT163-1



## DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max.     | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | b <sub>p</sub> | c              | D <sup>(1)</sup> | E <sup>(1)</sup> | e     | H <sub>E</sub> | L     | L <sub>p</sub> | Q              | v    | w    | y     | z <sup>(1)</sup> | θ        |
|--------|---------------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----------|
| mm     | 2.65<br>0.10  | 0.30<br>2.25   | 2.45           | 0.25           | 0.49<br>0.36   | 0.32<br>0.23   | 13.0<br>12.6     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8°<br>0° |
| inches | 0.10<br>0.004 | 0.012<br>0.089 | 0.096          | 0.01           | 0.019<br>0.014 | 0.013<br>0.009 | 0.51<br>0.49     | 0.30<br>0.29     | 0.050 | 0.42<br>0.39   | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | 0°<br>0° |

## Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |          |      | EUROPEAN<br>PROJECTION | ISSUE DATE           |
|--------------------|------------|----------|------|------------------------|----------------------|
|                    | IEC        | JEDEC    | EIAJ |                        |                      |
| SOT163-1           | 075E04     | MS-013AC |      |                        | 92-11-17<br>95-01-24 |

## Octal D-type flip-flop with reset; positive edge-trigger

74LV273

SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm

SOT339-1



## DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max.   | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | b <sub>p</sub> | c            | D <sup>(1)</sup> | E <sup>(1)</sup> | e    | H <sub>E</sub> | L    | L <sub>p</sub> | Q          | v   | w    | y   | Z <sup>(1)</sup> | θ        |
|------|-------------|----------------|----------------|----------------|----------------|--------------|------------------|------------------|------|----------------|------|----------------|------------|-----|------|-----|------------------|----------|
| mm   | 2.0<br>0.05 | 0.21<br>1.65   | 1.80           | 0.25           | 0.38<br>0.25   | 0.20<br>0.09 | 7.4<br>7.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6     | 1.25 | 1.03<br>0.63   | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.9<br>0.5       | 8°<br>0° |

## Note

1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |          |      | EUROPEAN<br>PROJECTION | ISSUE DATE           |
|--------------------|------------|----------|------|------------------------|----------------------|
|                    | IEC        | JEDEC    | EIAJ |                        |                      |
| SOT339-1           |            | MO-150AE |      |                        | 93-09-08<br>95-02-04 |

## Octal D-type flip-flop with reset; positive edge-trigger

74LV273

TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm

SOT360-1



## DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max.    | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | b <sub>p</sub> | c          | D <sup>(1)</sup> | E <sup>(2)</sup> | e    | H <sub>E</sub> | L   | L <sub>p</sub> | Q          | v   | w    | y   | z <sup>(1)</sup> | θ        |
|------|--------------|----------------|----------------|----------------|----------------|------------|------------------|------------------|------|----------------|-----|----------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.10<br>0.05 | 0.15<br>0.080  | 0.95           | 0.25           | 0.30<br>0.19   | 0.2<br>0.1 | 6.6<br>6.4       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2     | 1.0 | 0.75<br>0.50   | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |

## Notes

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |          |      |  | EUROPEAN<br>PROJECTION | ISSUE DATE            |
|--------------------|------------|----------|------|--|------------------------|-----------------------|
|                    | IEC        | JEDEC    | EIAJ |  |                        |                       |
| SOT360-1           |            | MO-153AC |      |  |                        | -93-06-16<br>95-02-04 |

## Octal D-type flip-flop with reset; positive edge-trigger

74LV273

## DEFINITIONS

| Data Sheet Identification        | Product Status                | Definition                                                                                                                                                                                                                                                 |
|----------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <i>Objective Specification</i>   | <b>Formative or in Design</b> | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice.                                                                                                         |
| <i>Preliminary Specification</i> | <b>Preproduction Product</b>  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |
| <i>Product Specification</i>     | <b>Full Production</b>        | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product.                                                      |

Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## LIFE SUPPORT APPLICATIONS

Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.

Philips Semiconductors  
811 East Arques Avenue  
P.O. Box 3409  
Sunnyvale, California 94088-3409  
Telephone 800-234-7381

© Copyright Philips Electronics North America Corporation 1998  
All rights reserved. Printed in U.S.A.

print code

Document order number:

Date of release: 05-96

9397-750-04443

*Let's make things better.*

Philips  
Semiconductors



**PHILIPS**

# Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

[74LV273D,112](#) [74LV273DB,112](#) [74LV273DB,118](#) [74LV273D,118](#) [74LV273N,112](#) [74LV273PW,112](#)  
[74LV273PW,118](#)