# **BUK7107-55AIE**

## N-channel TrenchPLUS standard level FET

Rev. 02 — 10 February 2009

**Product data sheet** 

### 1. Product profile

#### 1.1 General description

Standard level N-channel enhancement mode Field-Effect Transistor (FET) in a plastic package using TrenchMOS technology. The devices include TrenchPLUS current sensing and diodes for ElectroStatic Discharge (ESD) protection. This product has been designed and qualified to the appropriate AEC standard for use in automotive critical applications.

#### 1.2 Features and benefits

- Electrostatically robust due to integrated protection diodes
- Low conduction losses due to low on-state resistance
- Q101 compliant

- Reduced component count due to integrated current sensor
- Suitable for standard level gate drive sources

#### 1.3 Applications

Electrical Power Assisted Steering (EPAS) Variable Valve Timing for engines

#### 1.4 Quick reference data

Table 1. Quick reference

| Symbol                             | Parameter                               | Conditions                                                                                                                   |     | Min | Тур | Max | Unit |
|------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|------|
| $V_{DS}$                           | drain-source voltage                    | $T_j \ge 25 \text{ °C}; T_j \le 175 \text{ °C}$                                                                              |     | -   | -   | 55  | V    |
| $I_D$                              | drain current                           | $V_{GS} = 10 \text{ V}; T_{mb} = 25 \text{ °C};$<br>see <u>Figure 2</u> ; see <u>Figure 3</u>                                | [1] | -   | -   | 140 | Α    |
| Static characteristics             |                                         |                                                                                                                              |     |     |     |     |      |
| R <sub>DSon</sub>                  | drain-source<br>on-state resistance     | $V_{GS} = 10 \text{ V}; I_D = 50 \text{ A};$<br>$T_j = 25 \text{ °C}; \text{ see } \frac{\text{Figure 7}}{\text{Figure 8}};$ |     | -   | 5.8 | 7   | mΩ   |
| I <sub>D</sub> /I <sub>sense</sub> | ratio of drain current to sense current | $T_j > -55 \text{ °C}; T_j < 175 \text{ °C}; V_{GS} > 10 \text{ V}$                                                          |     | 450 | 500 | 550 |      |

<sup>[1]</sup> Current is limited by power dissipation chip rating.



## 2. Pinning information

Table 2. Pinning information

| Pin | Symbol | Description                 | Simplified outline | Graphic symbol |
|-----|--------|-----------------------------|--------------------|----------------|
| 1   | G      | gate                        |                    | d              |
| 2   | ISENSE | Sense current               | mb                 |                |
| 3   | D      | drain                       |                    |                |
| 4   | KS     | Kelvin source               |                    |                |
| 5   | S      | source                      | (11/3/11)          |                |
| mb  | D      | mounting base; connected to | 1 2 4 5            |                |
|     |        | drain                       | SOT426<br>(D2PAK)  |                |

## 3. Ordering information

Table 3. Ordering information

| Type number   | Package |                                                                                  |         |  |  |
|---------------|---------|----------------------------------------------------------------------------------|---------|--|--|
|               | Name    | Description                                                                      | Version |  |  |
| BUK7107-55AIE | D2PAK   | plastic single-ended surface-mounted package (D2PAK); 5 leads (one lead cropped) | SOT426  |  |  |

## 4. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                  | Parameter                                          | Conditions                                                                                                   |     | Min | Max | Unit |
|-------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $V_{DS}$                | drain-source voltage                               | $T_j \ge 25 \text{ °C}; T_j \le 175 \text{ °C}$                                                              |     | -   | 55  | V    |
| $V_{GS}$                | gate-source voltage                                |                                                                                                              |     | -20 | 20  | V    |
| I <sub>D</sub>          | drain current                                      | $T_{mb}$ = 25 °C; $V_{GS}$ = 10 V; see <u>Figure 2</u> ;                                                     | [1] | -   | 140 | Α    |
|                         |                                                    | see Figure 3                                                                                                 | [2] | -   | 75  | Α    |
|                         |                                                    | T <sub>mb</sub> = 100 °C; V <sub>GS</sub> = 10 V; see <u>Figure 2</u>                                        | [2] | -   | 75  | Α    |
| $I_{DM}$                | peak drain current                                 | $T_{mb}$ = 25 °C; $t_p \le 10 \mu s$ ; pulsed; see <u>Figure 3</u>                                           |     | -   | 560 | Α    |
| P <sub>tot</sub>        | total power dissipation                            | T <sub>mb</sub> = 25 °C; see <u>Figure 1</u>                                                                 |     | -   | 272 | W    |
| I <sub>GS(CL)</sub>     | gate-source clamping                               | continuous                                                                                                   |     | -   | 10  | mA   |
|                         | current                                            | pulsed; $t_p = 5$ ms; $\delta = 0.01$                                                                        |     | -   | 50  | mA   |
| T <sub>stg</sub>        | storage temperature                                |                                                                                                              |     | -55 | 175 | °C   |
| Tj                      | junction temperature                               |                                                                                                              |     | -55 | 175 | °C   |
| $V_{DGS}$               | drain-gate voltage                                 | $I_{DG} = 250 \mu\text{A}$                                                                                   |     | -   | 55  | V    |
| Source-dra              | ain diode                                          |                                                                                                              |     |     |     |      |
| Is                      | source current                                     | T <sub>mb</sub> = 25 °C;                                                                                     | [1] | -   | 140 | Α    |
|                         |                                                    |                                                                                                              | [2] | -   | 75  | Α    |
| I <sub>SM</sub>         | peak source current                                | $t_p \le 10 \ \mu s$ ; pulsed; $T_{mb} = 25 \ ^{\circ}C$                                                     |     | -   | 560 | Α    |
| Avalanche               | ruggedness                                         |                                                                                                              |     |     |     |      |
| E <sub>DS(AL)S</sub>    | non-repetitive<br>drain-source avalanche<br>energy | $I_D$ = 68 A; $V_{sup} \le$ 55 V; $R_{GS}$ = 50 $\Omega$ ; $V_{GS}$ = 10 V; $T_{j(init)}$ = 25 °C; unclamped |     | -   | 460 | mJ   |
| Electrostatic Discharge |                                                    |                                                                                                              |     |     |     |      |
| V <sub>esd</sub>        | electrostatic discharge voltage                    | HBM; C = 100 pF; R = 1.5 kΩ                                                                                  |     | -   | 6   | kV   |
|                         |                                                    |                                                                                                              |     |     |     |      |

<sup>[1]</sup> Current is limited by power dissipation chip rating.

<sup>[2]</sup> Continuous current is limited by package.



Fig 1. Normalized total power dissipation as a function of mounting base temperature



Fig 2. Normalized continuous drain current as a function of mounting base temperature



Safe operating area; continuous and peak drain currents as a function of drain-source voltage

Fig 3.

### 5. Thermal characteristics

Table 5. Thermal characteristics

| Symbol                | Parameter                                         | Conditions                                            | Min | Тур | Max  | Unit |
|-----------------------|---------------------------------------------------|-------------------------------------------------------|-----|-----|------|------|
| $R_{th(j-a)}$         | thermal resistance from junction to ambient       | minimum footprint; mounted on a printed-circuit board | -   | 50  | -    | K/W  |
| R <sub>th(j-mb)</sub> | thermal resistance from junction to mounting base | see Figure 4                                          | -   | -   | 0.55 | K/W  |



Fig 4. Transient thermal impedance from junction to mounting base as a function of pulse duration

### 6. Characteristics

Table 6. Characteristics

| Table 6.                           | Characteristics                         |                                                                                                                       |     |      |      |      |
|------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| Symbol                             | Parameter                               | Conditions                                                                                                            | Min | Тур  | Max  | Unit |
| Static cha                         | racteristics                            |                                                                                                                       |     |      |      |      |
| $V_{(BR)DSS}$                      | drain-source                            | $I_D = 0.25 \text{ mA}; V_{GS} = 0 \text{ V}; T_j = 25 \text{ °C}$                                                    | 55  | -    | -    | V    |
|                                    | breakdown voltage                       | $I_D = 0.25 \text{ mA}; V_{GS} = 0 \text{ V}; T_j = -55 \text{ °C}$                                                   | 50  | -    | -    | V    |
| $V_{GS(th)}$                       | gate-source threshold voltage           | $I_D = 1$ mA; $V_{DS} = V_{GS}$ ; $T_j = 25$ °C; see Figure 9                                                         | 2   | 3    | 4    | V    |
|                                    |                                         | $I_D = 1$ mA; $V_{DS} = V_{GS}$ ; $T_j = 175$ °C; see Figure 9                                                        | 1   | -    | -    | V    |
|                                    |                                         | $I_D = 1$ mA; $V_{DS} = V_{GS}$ ; $T_j = -55$ °C; see Figure 9                                                        | -   | -    | 4.4  | V    |
| I <sub>DSS</sub>                   | drain leakage current                   | $V_{DS} = 55 \text{ V}; V_{GS} = 0 \text{ V}; T_j = 25 \text{ °C}$                                                    | -   | 0.1  | 10   | μΑ   |
|                                    |                                         | $V_{DS} = 55 \text{ V}; V_{GS} = 0 \text{ V}; T_j = 175 \text{ °C}$                                                   | -   | -    | 250  | μΑ   |
| $V_{(BR)GSS}$                      | gate-source breakdown<br>voltage        | $I_G = 1 \text{ mA}; V_{DS} = 0 \text{ V}; T_j < 175 °C;$<br>$T_j > -55 °C$                                           | 20  | 22   | -    | V    |
|                                    |                                         | $I_G$ = -1 mA; $V_{DS}$ = 0 V; $T_j$ < 175 °C; $T_j$ > -55 °C                                                         | 20  | 22   | -    | V    |
| I <sub>GSS</sub>                   | gate leakage current                    | $V_{DS} = 0 \text{ V}; V_{GS} = 10 \text{ V}; T_j = 25 \text{ °C}$                                                    | -   | 22   | 1000 | nA   |
|                                    |                                         | V <sub>DS</sub> = 0 V; V <sub>GS</sub> = -10 V; T <sub>j</sub> = 25 °C                                                | -   | 22   | 1000 | nA   |
|                                    |                                         | $V_{DS} = 0 \text{ V}; V_{GS} = 10 \text{ V}; T_j = 175 \text{ °C}$                                                   | -   | -    | 10   | μΑ   |
|                                    |                                         | $V_{DS} = 0 \text{ V}; V_{GS} = -10 \text{ V}; T_j = 175 \text{ °C}$                                                  | -   | -    | 10   | μΑ   |
| R <sub>DSon</sub>                  | drain-source on-state resistance        | $V_{GS} = 10 \text{ V}$ ; $I_D = 50 \text{ A}$ ; $T_j = 25 \text{ °C}$ ; see <u>Figure 7</u> ; see <u>Figure 8</u>    | -   | 5.8  | 7    | mΩ   |
|                                    |                                         | $V_{GS} = 10 \text{ V}; I_D = 50 \text{ A}; T_j = 175 ^{\circ}\text{C};$<br>see <u>Figure 7</u> ; see <u>Figure 8</u> | -   | -    | 14   | mΩ   |
| I <sub>D</sub> /I <sub>sense</sub> | ratio of drain current to sense current | $V_{GS} > 10 \text{ V; } T_j > -55 \text{ °C; } T_j < 175 \text{ °C}$                                                 | 450 | 500  | 550  |      |
| Dynamic (                          | characteristics                         |                                                                                                                       |     |      |      |      |
| Q <sub>G(tot)</sub>                | total gate charge                       | $I_D = 25 \text{ A}; V_{DS} = 44 \text{ V}; V_{GS} = 10 \text{ V};$                                                   | -   | 116  | -    | nC   |
| $Q_{GS}$                           | gate-source charge                      | T <sub>j</sub> = 25 °C; see <u>Figure 14</u>                                                                          | -   | 19   | -    | nC   |
| $Q_GD$                             | gate-drain charge                       |                                                                                                                       | -   | 50   | -    | nC   |
| C <sub>iss</sub>                   | input capacitance                       | $V_{GS} = 0 \text{ V}; V_{DS} = 25 \text{ V}; f = 1 \text{ MHz};$                                                     | -   | 4500 | -    | pF   |
| C <sub>oss</sub>                   | output capacitance                      | T <sub>j</sub> = 25 °C; see <u>Figure 12</u>                                                                          | -   | 960  | -    | pF   |
| $C_{rss}$                          | reverse transfer capacitance            |                                                                                                                       | -   | 510  | -    | pF   |
| t <sub>d(on)</sub>                 | turn-on delay time                      | $V_{DS} = 30 \text{ V}; R_L = 1.2 \Omega; V_{GS} = 10 \text{ V};$                                                     | -   | 36   | -    | ns   |
| t <sub>r</sub>                     | rise time                               | $R_{G(ext)} = 10 \Omega$ ; $T_j = 25 °C$                                                                              | -   | 115  | -    | ns   |
| t <sub>d(off)</sub>                | turn-off delay time                     |                                                                                                                       | -   | 159  | -    | ns   |
| t <sub>f</sub>                     | fall time                               |                                                                                                                       | -   | 111  | -    | ns   |
| L <sub>D</sub>                     | internal drain inductance               | from upper edge of drain mounting base to centre of die; $T_j = 25$ °C                                                | -   | 2.5  | -    | nΗ   |
| L <sub>S</sub>                     | internal source inductance              | from source lead to source bond pad;<br>$T_j = 25  ^{\circ}\text{C}$                                                  | -   | 7.5  | -    | nΗ   |



Table 6. Characteristics ... continued

| Symbol          | Parameter             | Conditions                                                                                 | Min | Тур  | Max | Unit |
|-----------------|-----------------------|--------------------------------------------------------------------------------------------|-----|------|-----|------|
| Source-dr       | ain diode             |                                                                                            |     |      |     |      |
| $V_{SD}$        | source-drain voltage  | $I_S = 25 \text{ A}; V_{GS} = 0 \text{ V}; T_j = 25 \text{ °C};$<br>see <u>Figure 16</u>   | -   | 0.85 | 1.2 | V    |
| t <sub>rr</sub> | reverse recovery time | $I_S = 20 \text{ A}$ ; $dI_S/dt = -100 \text{ A/}\mu\text{s}$ ; $V_{GS} = -10 \text{ V}$ ; | -   | 80   | -   | ns   |
| $Q_r$           | recovered charge      | $V_{DS} = 30 \text{ V; } T_j = 25 \text{ °C}$                                              | -   | 200  | -   | nC   |



Fig 5. Output characteristics: drain current as a function of drain-source voltage; typical values



 $T_j = 25 \,^{\circ} C; I_D = 50A$ 

Fig 6. Drain-source on-state resistance as a function of gate-source voltage; typical values



Fig 7. Drain-source on-state resistance as a function of drain current; typical values



Fig 8. Normalized drain-source on-state resistance factor as a function of junction temperature



Gate-source threshold voltage as a function of Fig 9. junction temperature



 $T_{j} = 25 \,^{\circ}C; V_{DS} = 5V$ 

Fig 10. Sub-threshold drain current as a function of gate-source voltage



 $T_j = 25$ °C; $V_{DS} = 25V$ Fig 11. Forward transconductance as a function of

drain current; typical values



 $V_{GS} = 0V; f = 1MHz$ 

Fig 12. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values

9 of 14



Fig 13. Transfer characteristics: drain current as a function of gate-source voltage; typical values



 $T_j = 25^{\circ}C; I_D = 25A$ 

Fig 14. Gate-source voltage as a function of turn-on gate charge; typical values



 $I_D = 25A \label{eq:ID}$  Fig 15. Drain-sense current as a function of

gate-source voltage; typical values



 $V_{GS} = 0V$ 

Fig 16. Reverse diode current as a function of reverse diode voltage; typical values

### 7. Package outline



Fig 17. Package outline SOT426 (D2PAK)

## 8. Revision history

#### Table 7. Revision history

| Document ID                             | Release date                  | Data sheet status                                  | Change notice            | Supersedes          |
|-----------------------------------------|-------------------------------|----------------------------------------------------|--------------------------|---------------------|
| BUK7107-55AIE_2                         | 20090210                      | Product data sheet                                 | -                        | BUK71_7907_55AIE-01 |
| Modifications:                          | guidelines • Legal texts      | of this data sheet has been of NXP Semiconductors. | e new company name wh    | ere appropriate.    |
|                                         | <ul> <li>Type numb</li> </ul> | er BUK7107-55AIE separ                             | ated from data sheet BUI | K71_7907_55AIE-01.  |
| BUK71_7907_55AIE-01<br>(9397 750 09877) | 20020812                      | Product data sheet                                 | -                        | -                   |

### 9. Legal information

#### 9.1 Data sheet status

| Document status [1][2]         | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 9.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 9.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 9.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

TrenchMOS — is a trademark of NXP B.V.

#### 10. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

## **BUK7107-55AIE**

#### N-channel TrenchPLUS standard level FET

### 11. Contents

| 1   | Product profile         | 1  |
|-----|-------------------------|----|
| 1.1 | General description     | 1  |
| 1.2 | Features and benefits   | 1  |
| 1.3 | Applications            | 1  |
| 1.4 | Quick reference data    | 1  |
| 2   | Pinning information     | 2  |
| 3   | Ordering information    | 2  |
| 4   | Limiting values         | 3  |
| 5   | Thermal characteristics | 5  |
| 6   | Characteristics         | 6  |
| 7   | Package outline         | 11 |
| 8   | Revision history        | 12 |
| 9   | Legal information       | 13 |
| 9.1 | Data sheet status       | 13 |
| 9.2 | Definitions             | 13 |
| 9.3 | Disclaimers             | 13 |
| 9.4 | Trademarks              | 13 |
| 10  | Contact information     | 13 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.





© NXP B.V. 2009. All rights reserved.

Date of release: Rev. 02 — 10 February 2009 Document identifier: BUK7107-55AIE\_2

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

BUK7107-55AIE,118