

# High Efficiency Linear Regulator

## FEATURES

- Minimum VIN - VOUT Less Than 0.5V At 5A Load With External Pass Device
- Equally Usable For Either Positive or Negative Regulator Design
- Adjustable Low Threshold Current Sense Amplifier
- Under And Over-Voltage Fault Alert With Programmable Delay
- Over-Voltage Fault Latch With 100mA Crowbar Drive Output

## DESCRIPTION

The UC1834 family of integrated circuits is optimized for the design of low input-output differential linear regulators. A high gain amplifier and 200mA sink or source drive outputs facilitate high output current designs which use an external pass device. With both positive and negative precision references, either polarity of regulator can be implemented. A current sense amplifier with a low, adjustable, threshold can be used to sense and limit currents in either the positive or negative supply lines.

In addition, this series of parts has a fault monitoring circuit which senses both under and over-voltage fault conditions. After a user defined delay for transient rejection, this circuitry provides a fault alert output for either fault condition. In the over-voltage case, a 100mA crowbar output is activated. An over-voltage latch will maintain the crowbar output and can be used to shutdown the driver outputs. System control to the device can be accommodated at a single input which will act as both a supply reset and remote shutdown terminal. These die are protected against excessive power dissipation by an internal thermal shutdown function.

## BLOCK DIAGRAM



**ABSOLUTE MAXIMUM RATINGS (Note 1)**

|                                       |              |
|---------------------------------------|--------------|
| Input Supply Voltage, $V_{IN+}$ ..... | 40V          |
| Driver Current .....                  | 400mA        |
| Driver Source to Sink Voltage .....   | 40V          |
| Crowbar Current .....                 | -200mA       |
| +1.5V Reference Output Current .....  | -10mA        |
| Fault Alert Voltage .....             | 40V          |
| Fault Alert Current .....             | 15mA         |
| Error Amplifier Inputs .....          | -0.5V to 35V |
| Current Sense Inputs .....            | -0.5V to 40V |
| O.V. Latch Output Voltage .....       | -0.5V to 40V |
| O.V. Latch Output Current .....       | 15mA         |

|                                                |                 |
|------------------------------------------------|-----------------|
| Power Dissipation at $T_A = 25^\circ C$ .....  | 1000mW          |
| Power Dissipation at $T_C = 25^\circ C$ .....  | 2000mW          |
| Operating Junction Temperature .....           | -55°C to +150°C |
| Storage Temperature .....                      | -65°C to +150°C |
| Lead Temperature (soldering, 10 seconds) ..... | 300°C           |

*Note 1: Voltages are reference to  $V_{IN-}$ , Pin 5.*  
*Currents are positive into, negative out of the specified terminals.*  
*Consult Packaging section of Databook for thermal limitations and considerations of package.*

**CONNECTION DIAGRAMS****DIL-16, SOIC-16 (TOP VIEW)  
J or N Package, DW Package****PLCC-20, LCC-20 (TOP VIEW)  
Q, L Packages**

| PACKAGE PIN FUNCTION    |     |
|-------------------------|-----|
| FUNCTION                | PIN |
| N/C                     | 1   |
| VIN +                   | 2   |
| -2.0V REF               | 3   |
| +1.5V REF               | 4   |
| Threshold Adjust        | 5   |
| N/C                     | 6   |
| VIN-                    | 7   |
| Sense-                  | 8   |
| Sense+                  | 9   |
| N.Inv. Input            | 10  |
| N/C                     | 11  |
| Inv. Input              | 12  |
| Fault Alert             | 13  |
| Fault Delay             | 14  |
| Driver Sink             | 15  |
| N/C                     | 16  |
| Driver Source           | 17  |
| Compensation/ Shutdown  | 18  |
| O.V. Latch Output/Reset | 19  |
| Crowbar Gate            | 20  |

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for  $T_A = -55^\circ\text{C}$  to  $+125^\circ\text{C}$  for the UC1834,  $-40^\circ\text{C}$  to  $+85^\circ\text{C}$  for the UC2834, and  $0^\circ\text{C}$  to  $+70^\circ\text{C}$  for the UC3834.  $V_{IN+} = 15\text{V}$ ,  $V_{IN-} = 0\text{V}$ ,  $T_A = T_J$ .

| PARAMETER                                  | TEST CONDITIONS                                                                               | UC1834 |      |       | UC3834 |      |       | UNITS                   |
|--------------------------------------------|-----------------------------------------------------------------------------------------------|--------|------|-------|--------|------|-------|-------------------------|
|                                            |                                                                                               | MIN    | TYP  | MAX   | MIN    | TYP  | MAX   |                         |
| <b>Turn-on Characteristics</b>             |                                                                                               |        |      |       |        |      |       |                         |
| Standby Supply Current                     |                                                                                               |        | 5.5  | 7     |        | 5.5  | 10    | mA                      |
| <b>+1.5 Volt Reference</b>                 |                                                                                               |        |      |       |        |      |       |                         |
| Output Voltage                             | $T_J = 25^\circ\text{C}$                                                                      | 1.485  | 1.5  | 1.515 | 1.47   | 1.5  | 1.53  | V                       |
|                                            | $T_J(\text{MIN}) \leq T_J \leq T_J(\text{MAX})$                                               | 1.47   |      | 1.53  | 1.455  |      | 1.545 |                         |
| Line Regulation                            | $V_{IN+} = 5$ to $35\text{V}$                                                                 |        | 1    | 10    |        | 1    | 15    | mV                      |
| Load Regulation                            | $I_{OUT} = 0$ to $2\text{mA}$                                                                 |        | 1    | 10    |        | 1    | 15    | mV                      |
| <b>-2.0 Volt Reference (Note 2)</b>        |                                                                                               |        |      |       |        |      |       |                         |
| Output Voltage (Referenced to $V_{IN^+}$ ) | $T_J = 25^\circ\text{C}$                                                                      | -2.04  | -2   | -1.96 | -2.06  | -2   | -1.94 | V                       |
|                                            | $T_J(\text{MIN}) \leq T_J \leq T_J(\text{MAX})$                                               | -2.06  |      | -1.94 | -2.08  |      | -1.92 |                         |
| Line Regulation                            | $V_{IN+} = 5$ to $35\text{V}$                                                                 |        | 1.5  | 15    |        | 1.5  | 20    | mV                      |
| Output Impedance                           |                                                                                               |        | 2.3  |       |        | 2.3  |       | $\text{k}\Omega$        |
| <b>Error Amplifier Section</b>             |                                                                                               |        |      |       |        |      |       |                         |
| Input Offset Voltage                       | $V_{CM} = 1.5\text{V}$                                                                        |        | 1    | 6     |        | 1    | 10    | mV                      |
| Input Bias Current                         | $V_{CM} = 1.5\text{V}$                                                                        |        | -1   | -4    |        | -1   | -8    | $\mu\text{A}$           |
| Input Offset Current                       | $V_{CM} = 1.5\text{V}$                                                                        |        | 0.1  | 1     |        | 0.1  | 2     | $\mu\text{A}$           |
| Small Signal Open Loop Gain                | Output @ Pin 14, Pin 12 = $V_{IN+}$<br>Pin 13, $20\Omega$ to $V_{IN-}$                        | 50     | 65   |       | 50     | 65   |       | dB                      |
| CMRR                                       | $V_{CM} = 0.5$ to $33\text{V}$ , $V_{IN+} = 35\text{V}$                                       | 60     | 80   |       | 60     | 80   |       | dB                      |
| PSRR                                       | $V_{IN+} = 5$ to $35\text{V}$ , $V_{CM} = 1.5\text{V}$                                        | 70     | 100  |       | 70     | 100  |       | dB                      |
| <b>Driver Section</b>                      |                                                                                               |        |      |       |        |      |       |                         |
| Maximum Output Current                     |                                                                                               | 200    | 350  |       | 200    | 350  |       | mA                      |
| Saturation Voltage                         | $I_{OUT} = 100\text{mA}$                                                                      |        | 0.5  | 1.2   |        | 0.5  | 1.5   | V                       |
| Output Leakage Current                     | Pin 12 = $35\text{V}$ , Pin 13 = $V_{IN-}$ , Pin 14 = $V_{IN+}$                               |        | 0.1  | 50    |        | 0.1  | 50    | $\mu\text{A}$           |
| Shutdown Input Voltage at Pin 14           | $I_{OUT} \leq 100\mu\text{A}$ , Pin 13 = $V_{IN-}$ , Pin 12 = $V_{IN+}$                       | 0.4    | 1    |       | 0.4    | 1    |       | V                       |
| Shutdown Input Current at Pin 14           | Pin 14 = $V_{IN-}$ , Pin 12 = $V_{IN+}$<br>$I_{OUT} \leq 100\mu\text{A}$ , Pin 13 = $V_{IN-}$ |        | -100 | -150  |        | -100 | -150  | $\mu\text{A}$           |
| Thermal Shutdown (Note 3)                  |                                                                                               |        | 165  |       |        | 165  |       | $^\circ\text{C}$        |
| <b>Fault Amplifier Section</b>             |                                                                                               |        |      |       |        |      |       |                         |
| Under- and Over-Voltage Fault Threshold    | $V_{CM} = 1.5\text{V}$ , @ E/A Inputs                                                         | 120    | 150  | 180   | 110    | 150  | 190   | mV                      |
| Common Mode Sensitivity                    | $V_{IN+} = 35\text{V}$ , $V_{CM} = 1.5$ to $33\text{V}$                                       |        | -0.4 | -0.8  |        | -0.4 | -1.0  | %/v                     |
| Supply Sensitivity                         | $V_{CM} = 1.5\text{V}$ , $V_{IN+} = 5$ to $35\text{V}$                                        |        | -0.5 | -1.0  |        | -0.5 | -1.2  | %/V                     |
| Fault Delay                                |                                                                                               | 30     | 45   | 60    | 30     | 45   | 60    | $\text{ms}/\mu\text{F}$ |
| Fault Alert Output Current                 |                                                                                               | 2      | 5    |       | 2      | 5    |       | mA                      |
| Fault Alert Saturation Voltage             | $I_{OUT} = 1\text{mA}$                                                                        |        | 0.2  | 0.5   |        | 0.2  | 0.5   | V                       |
| O.V. Latch Output Current                  |                                                                                               | 2      | 4    |       | 2      | 4    |       | mA                      |
| O.V. Latch Saturation Voltage              | $I_{OUT} = 1\text{mA}$                                                                        |        | 1.0  | 1.3   |        | 1.0  | 1.3   | V                       |
| O.V. Latch Output Reset Voltage            |                                                                                               | 0.3    | 0.4  | 0.6   | 0.3    | 0.4  | 0.6   | V                       |
| Crowbar Gate Current                       |                                                                                               | -100   | -175 |       | -100   | -175 |       | mA                      |
| Crowbar Gate Leakage Current               | $V_{IN+} = 35\text{V}$ , Pin 16 = $V_{IN-}$                                                   |        | -0.5 | -50   |        | -0.5 | -50   | $\mu\text{A}$           |

Note 2: When using both the 1.5V and -2.0V references the current out of pin 3 should be balanced by an equivalent current into Pin 2. The -2.0V output will change  $-2.3\text{mV}$  per  $\mu\text{A}$  of imbalance.

Note 3: Thermal shutdown turns off the driver. If Pin 15 (O.V. Latch Output) is tied to Pin 14 (Compensation/Shutdown) the O.V. Latch will be reset.

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for  $T_A = -55^\circ\text{C}$  to  $+125^\circ\text{C}$  for the UC1834,  $-40^\circ\text{C}$  to  $+85^\circ\text{C}$  for the UC2834, and  $0^\circ\text{C}$  to  $+70^\circ\text{C}$  for the UC3834.  $V_{IN+} = 15\text{V}$ ,  $V_{IN-} = 0\text{V}$ .  $T_A = T_J$

| PARAMETER                              | TEST CONDITIONS                                                | UC1834<br>UC2834 |      |      | UC3834 |      |      | UNITS         |
|----------------------------------------|----------------------------------------------------------------|------------------|------|------|--------|------|------|---------------|
|                                        |                                                                | MIN              | TYP  | MAX  | MIN    | TYP  | MAX  |               |
| <b>Current Sense Amplifier Section</b> |                                                                |                  |      |      |        |      |      |               |
| Threshold Voltage                      | Pin 4 Open, $V_{CM} = V_{IN+}$ or $V_{IN-}$                    | 130              | 150  | 170  | 120    | 150  | 180  | mV            |
|                                        | Pin 4 = 0.5V, $V_{CM} = V_{IN+}$ or $V_{IN-}$                  | 40               | 50   | 60   | 30     | 50   | 70   |               |
| Threshold Supply Sensitivity           | Pin 4 Open, $V_{CM} = V_{IN-}$ , $V_{IN+} = 5$ to $35\text{V}$ |                  | -0.1 | -0.3 |        | -0.1 | -0.5 | %/V           |
| Adj. Input Current                     | Pin 4 = 0.5V                                                   |                  | -2   | -10  |        | -2   | -10  | $\mu\text{A}$ |
| Sense Input Bias Current               | $V_{CM} = V_{IN+}$                                             |                  | 100  | 200  |        | 100  | 200  | $\mu\text{A}$ |
|                                        | $V_{CM} = V_{IN-}$                                             |                  | -100 | -200 |        | -100 | -200 |               |



## APPLICATION INFORMATION



Both the current sense and error amplifiers on the UC1834 are transconductance type amplifiers. As a result, their voltage gain is a direct function of the load impedance at their shared output pin, Pin 14. Their small signal voltage gain as a function of load and frequency is nominally given by;

$$AV_{E/A} = \frac{Z_L(f)}{700\Omega} \text{ and } AV_{C.S./A} = \frac{Z_L(f)}{70\Omega}$$

for:  $f \leq 500\text{kHz}$  and  $|Z_L(f)| \leq 1\text{ M}\Omega$

Where:

AV=Small Signal Voltage Gain to pin 14.

$Z_L(f)$  = Load Impedance at Pin 14.

The UC1834 fault delay circuitry prevents the fault outputs from responding to transient fault conditions. The delay reset latch insures that the full, user defined, delay passes before an over-voltage fault response occurs. This prevents unnecessary crowbar, or latched-off conditions, from occurring following sharp under-voltage to over-voltage transients.

The crowbar output on the UC1834 is activated following a sustained over-voltage condition. The crowbar output remains high as long as the fault condition persists, or, as long as the over-voltage latch is set. The latch is set with an over-voltage fault if the voltage at Pin 15 is above the latch reset threshold, typically 0.4V. When the latch is set, its Q- output will pull Pin 15 low through a series diode. As long as a nominal pull-up load exists, the series diode prevents Q- from pulling Pin 15 below the reset threshold. However, Pin 15 is pulled low enough to disable the driver outputs if Pins 15 and 14 are tied together. With Pin 15 and 14 common, the regulator will latch off in response to an over-voltage fault. If the fault condition is cleared and Pins 14 and 15 are momentarily pulled below the latch reset threshold, the driver outputs are re-enabled.



## TYPICAL APPLICATIONS

## 5-10 Amp Positive Regulator



## 5-10 Amp Negative Regulator



**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)            | Samples                 |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|----------------------|--------------|------------------------------------|-------------------------|
| 5962-87742012A   | ACTIVE        | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE              | N / A for Pkg Type   | -55 to 125   | 5962-87742012A<br>UC1834L/<br>883B | <a href="#">Samples</a> |
| 5962-8774201EA   | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | 5962-8774201EA<br>UC1834J/883B     | <a href="#">Samples</a> |
| 5962-8774201V2A  | ACTIVE        | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE              | N / A for Pkg Type   |              | 5962-8774201V2A<br>UC1834L<br>QMLV | <a href="#">Samples</a> |
| 5962-8774201VEA  | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | A42                     | N / A for Pkg Type   |              | 5962-8774201VE<br>A<br>UC1834JQMLV | <a href="#">Samples</a> |
| UC1834J          | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | UC1834J                            | <a href="#">Samples</a> |
| UC1834J/81025    | OBsolete      | CDIP         | J                  | 16   |                | TBD                        | Call TI                 | Call TI              | -55 to 125   |                                    |                         |
| UC1834J883B      | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | 5962-8774201EA<br>UC1834J/883B     | <a href="#">Samples</a> |
| UC1834L          | ACTIVE        | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE              | N / A for Pkg Type   | -55 to 125   | UC1834L                            | <a href="#">Samples</a> |
| UC1834L883B      | ACTIVE        | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE              | N / A for Pkg Type   | -55 to 125   | 5962-87742012A<br>UC1834L/<br>883B | <a href="#">Samples</a> |
| UC2834DW         | ACTIVE        | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 85    | UC2834DW                           | <a href="#">Samples</a> |
| UC2834DWG4       | ACTIVE        | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 85    | UC2834DW                           | <a href="#">Samples</a> |
| UC2834DWTR       | ACTIVE        | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 85    | UC2834DW                           | <a href="#">Samples</a> |
| UC2834DWTRG4     | ACTIVE        | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 85    | UC2834DW                           | <a href="#">Samples</a> |
| UC2834J          | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | A42                     | N / A for Pkg Type   | -40 to 85    | UC2834J                            | <a href="#">Samples</a> |
| UC2834N          | ACTIVE        | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | N / A for Pkg Type   | -40 to 85    | UC2834N                            | <a href="#">Samples</a> |

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                 |
|------------------|---------------|--------------|-----------------|------|-------------|-------------------------|-------------------------|----------------------|--------------|-------------------------|-------------------------|
| UC2834NG4        | ACTIVE        | PDIP         | N               | 16   |             | TBD                     | Call TI                 | Call TI              | -40 to 85    |                         | <a href="#">Samples</a> |
| UC2834Q          | ACTIVE        | PLCC         | FN              | 20   | 46          | Green (RoHS & no Sb/Br) | CU SN                   | Level-2-260C-1 YEAR  | -40 to 85    | UC2834Q                 | <a href="#">Samples</a> |
| UC2834QG3        | ACTIVE        | PLCC         | FN              | 20   | 46          | Green (RoHS & no Sb/Br) | CU SN                   | Level-2-260C-1 YEAR  | -40 to 85    | UC2834Q                 | <a href="#">Samples</a> |
| UC2834QTR        | OBsolete      | PLCC         | FN              | 20   |             | TBD                     | Call TI                 | Call TI              | -40 to 85    | UC2834Q                 |                         |
| UC2834QTRG3      | OBsolete      | PLCC         | FN              | 20   |             | TBD                     | Call TI                 | Call TI              | -40 to 85    |                         |                         |
| UC3834DW         | ACTIVE        | SOIC         | DW              | 16   | 40          | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | 0 to 70      | UC3834DW                | <a href="#">Samples</a> |
| UC3834DWG4       | ACTIVE        | SOIC         | DW              | 16   | 40          | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | 0 to 70      | UC3834DW                | <a href="#">Samples</a> |
| UC3834N          | ACTIVE        | PDIP         | N               | 16   | 25          | Green (RoHS & no Sb/Br) | CU NIPDAU               | N / A for Pkg Type   | 0 to 70      | UC3834N                 | <a href="#">Samples</a> |
| UC3834NG4        | ACTIVE        | PDIP         | N               | 16   | 25          | Green (RoHS & no Sb/Br) | CU NIPDAU               | N / A for Pkg Type   | 0 to 70      | UC3834N                 | <a href="#">Samples</a> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF UC1834, UC1834-SP, UC2834, UC2834M, UC3834 :**

- Catalog: [UC3834](#), [UC1834](#), [UC2834](#)
- Military: [UC2834M](#), [UC1834](#)
- Space: [UC1834-SP](#)

**NOTE: Qualified Version Definitions:**

- Catalog - TI's standard catalog product
- Military - QML certified for Military and Defense Applications
- Space - Radiation tolerant, ceramic packaging and qualified for use in Space-based application

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| UC2834DWTR | SOIC         | DW              | 16   | 2000 | 330.0              | 16.4               | 10.75   | 10.7    | 2.7     | 12.0    | 16.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**

\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UC2834DWTR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     | Applications                                                                         |
|------------------------------|--------------------------------------------------------------------------------------|
| Audio                        | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                               |
| Amplifiers                   | <a href="http://amplifier.ti.com">amplifier.ti.com</a>                               |
| Data Converters              | <a href="http://dataconverter.ti.com">dataconverter.ti.com</a>                       |
| DLP® Products                | <a href="http://www.dlp.com">www.dlp.com</a>                                         |
| DSP                          | <a href="http://dsp.ti.com">dsp.ti.com</a>                                           |
| Clocks and Timers            | <a href="http://www.ti.com/clocks">www.ti.com/clocks</a>                             |
| Interface                    | <a href="http://interface.ti.com">interface.ti.com</a>                               |
| Logic                        | <a href="http://logic.ti.com">logic.ti.com</a>                                       |
| Power Mgmt                   | <a href="http://power.ti.com">power.ti.com</a>                                       |
| Microcontrollers             | <a href="http://microcontroller.ti.com">microcontroller.ti.com</a>                   |
| RFID                         | <a href="http://www.ti-rfid.com">www.ti-rfid.com</a>                                 |
| OMAP Applications Processors | <a href="http://www.ti.com/omap">www.ti.com/omap</a>                                 |
| Wireless Connectivity        | <a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a> |
|                              | <b>TI E2E Community</b>                                                              |
|                              | <a href="http://e2e.ti.com">e2e.ti.com</a>                                           |