

Z90233, Z90234, and Z90231

# eZVision 200 Television Controllers with OSD

**Product Specification** 

PS010703-0502



This publication is subject to replacement by a later edition. To determine whether a later edition exists, or to request copies of publications, contact:

#### **ZiLOG Worldwide Headquarters**

532 Race Street San Jose, CA 95126-3432 Telephone: 408.558.8500

Fax: 408.558.8300 www.ZiLOG.com

ZiLOG is a registered trademark of ZiLOG Inc. in the United States and in other countries. All other products and/or service names mentioned herein may be trademarks of the companies with which they are associated.

#### **Document Disclaimer**

©2002 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZiLOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Devices sold by ZiLOG, Inc. are covered by warranty and limitation of liability provisions appearing in the ZiLOG, Inc. Terms and Conditions of Sale. ZiLOG, Inc. makes no warranty of merchantability or fitness for any purpose. Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights.



# **Table of Contents**

| Product Block Diagram            | 2  |
|----------------------------------|----|
| On-Screen Display (OSD) Features | 2  |
| Microcontroller Features         | 2  |
| Block Diagram of eZVision 200    | 4  |
| Pin-Outs and Pin Direction       | 5  |
| Absolute Maximum Ratings         | 8  |
| Standard Test Conditions         | 8  |
| DC Characteristics               | 9  |
| AC Characteristics               | 10 |
| Development Tools and Support    |    |
| Related Products                 | 13 |
| Electrical Features Summary      | 13 |
| eZVision 200 Device Selection    | 14 |
| Ordering Information             | 15 |



# List of Figures

| Figure 1. | Product Block Diagram        |
|-----------|------------------------------|
| Figure 2. | Block Diagram                |
| Figure 3. | 42-Pin SDIP                  |
| Figure 4. | 44-Pin PQFP 6                |
| Figure 5. | Test Load Diagram 8          |
| Figure 6. | AC Timing Diagram 11         |
| Figure 7. | Code Development Environment |

# List of Tables

| Table 1. Pin Descriptions for the Z90233, Z90234, and Z90231 |
|--------------------------------------------------------------|
| Table 2. Absolute Maximum Ratings                            |
| Table 3. DC Characteristics                                  |
| Table 4. AC Characteristics                                  |
| Table 5. Related Products                                    |
| Table 6. eZVision 200 Family Television Controllers          |
| Table 7. Ordering Information                                |

The Z90233/Z90234 and Z90231 are the ROM and OTP versions of the eZVision

200 television controller with OSD. Based on ZiLOG's powerful Z8 architecture, the Z90233/Z90234 and Z90231 contain 24 KB of program memory. The following enhanced features are included:

- Flexible inter-row spacing
- Higher character cell resolution (14 x 18)
- Background mesh effect
- Dedicated infrared capture registers
- On-chip analog-to-digital converter
- Hardware master mode I<sup>2</sup>C interface

The familiar Z8 architecture, in combination with these advanced features, makes the eZVision 200 an ideal choice for midrange televisions in both PAL and NTSC markets.

The eZVision 200 family consists of three basic device types:

- The Z90233 and Z90234 masked ROM
- The Z90231 OTP
- The Z90239 In-Circuit Emulator (ICE) chip

The OTP supports a field-programmable 24 KB program ROM. The ICE chip is used in the Z90239 emulator and protopak. The Z90233/Z90234 masked ROM supports a 16/32-KB system ROM (selectable through a mask option).

The eZVision 200 family takes full advantage of the Z8 microcontroller's expanded register file space to offer greater flexibility in OSD creations that simulate bitmap graphics, icons, and animation.

#### **Product Block Diagram**

Figure 1 is the product block diagram for the eZVision 200 television controllers.



Figure 1. Product Block Diagram

## **On-Screen Display (OSD) Features**

The eZVision 200 television controllers have the following OSD features:

- Displays of up to 10 rows by 24 columns with 256 characters
- Provides character cell resolution of 14 pixels by 18 scan lines
- Offers variable inter-row spacing from 0–15 horizontal scan lines
- Uses color palette table to program foreground and background of character

#### Microcontroller Features

The eZVision 200 television controllers have the following microcontroller features:

- Incorporates Z8<sup>®</sup> MCU core at 6 MHz
- Z90233 and Z90234 have 16K and 24K masked ROM, respectively
- 236 bytes of system RAM
- Ten 6-bit pulse width modulators
- One 14-bit pulse width modulator
- On-chip infrared (IR) capture registers

# Z90233, Z90234, and Z90231 eZVision 200 Television Controllers with OSD



- Four channels of 4-bit analog-to-digital converter
- 27 general-purpose I/O pins
- Provides I<sup>2</sup>C master serial communication port
- 42-pin SDIP and 44-pin PQFP packages
- Can be emulated with 124-pin PGA package (Z90239)



### **Block Diagram of eZVision 200**

Figure 2 is a block diagram of the eZVision 200 family.



Figure 2. Block Diagram

#### **Pin-Outs and Pin Direction**

Figure 3 identifies the pins for the 42-pin shrink dual in-line package (SDIP); Figure 4 on page 6 identifies the pins for the 44-pin plastic quad flat package (PQFP). Table 6 on page 6 describes the pins.



Figure 3. 42-Pin SDIP





Figure 4. 44-Pin PQFP

Table 6. Pin Descriptions for the Z90233, Z90234, and Z90231

| Name                | 42-Pin SDIP<br>Pin Number           | 44-Pin PQFP<br>Pin Number          | Function                             | Direction | Reset<br>State |
|---------------------|-------------------------------------|------------------------------------|--------------------------------------|-----------|----------------|
| $\overline{V_{CC}}$ | 34                                  | 20                                 | +5 Volts                             | PWR       | PWR            |
| GND, AGND           | 30, 13                              | 15, 42                             | 0 Volts                              | PWR       | PWR            |
| IRIN                | 36                                  | 22                                 | Infrared remote capture input        | 1         | I              |
| PWM11               | 1                                   | 29                                 | 14-bit pulse width modulator output* | 0         | I              |
| PWM10-<br>PWM1      | 20, 19, 18, 17, 2,<br>3, 4, 5, 6, 7 | 5, 4, 3, 2, 30, 31, 32, 33, 34, 35 | 6-bit pulse width modulator output*  | 0         | I              |
| P56-P50             | 7, 6, 5, 4, 3, 2, 1                 | 29, 30, 31, 32,<br>33, 34, 35      | Bit-programmable input/output ports  | I/O       | I              |



Table 6. Pin Descriptions for the Z90233, Z90234, and Z90231 (Continued)

| Name      | 42-Pin SDIP<br>Pin Number         | 44-Pin PQFP<br>Pin Number        | Function                                | Direction | Reset<br>State |
|-----------|-----------------------------------|----------------------------------|-----------------------------------------|-----------|----------------|
| P27-P20   | 42, 41, 40, 39,<br>38, 37, 35, 21 | 28, 27, 26, 25,<br>24, 23, 21, 6 | Bit-programmable input/output ports     | I/O       | I              |
| HLFTN     | 21                                | 6                                | Half tone output                        | 0         | I              |
| SDATA0, 1 | 40, 42                            | 26, 28                           | I <sup>2</sup> C data                   | I/O       | I              |
| SCLK0, 1  | 39, 41                            | 25, 27                           | I <sup>2</sup> C clock                  | I/O       | I              |
| P63-P60   | 16, 12, 10, 9                     | 1, 41, 38, 37                    | Bit-programmable input/output ports     | I/O       | I              |
| P47–P40   | 20, 19, 18, 17,<br>15, 14, 11, 8  | 5, 4, 3, 2, 44, 43,<br>39, 36    | Bit-programmable input/output ports     | I/O       | I              |
| XTAL1     | 31                                | 16                               | Crystal oscillator input                | I         | I              |
| XTAL2     | 32                                | 17                               | Crystal oscillator output               | 0         | 0              |
| OSDX1     | 28                                | 13                               | Dot clock oscillator input              | I         | I              |
| OSDX2     | 29                                | 14                               | Dot clock oscillator output             | 0         | 0              |
| HSYNC     | 26                                | 11                               | Horizontal sync                         | I         | I              |
| VSYNC     | 27                                | 12                               | Vertical sync                           | I         | I              |
| VBLANK    | 25                                | 10                               | Video blank                             | 0         | 0              |
| R, G, B   | 24, 23, 22                        | 9, 8, 7                          | Video R, G, B                           | 0         | 0              |
| ADC3-ADC0 | 9, 10, 11, 12                     | 37, 38, 39, 41                   | 4-bit analog-to-digital converter input | Al        | I              |
| RESET     | 33                                | 19                               | Device reset                            | I/O       |                |

**Note:** \*These pins are input on POR. They must be configured to be output ports for PWM applications.

#### **Absolute Maximum Ratings**

Stresses greater than those listed in Table 7 can cause permanent damage to the device. This rating is a stress rating only. Operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period can affect device reliability.

**Table 7. Absolute Maximum Ratings** 

| Symbol           | Parameters            | Min         | Max                  | Units | Notes      |
|------------------|-----------------------|-------------|----------------------|-------|------------|
| $V_{DD}$         | Power Supply Voltage  | -0.3        | +7                   | V     |            |
| V <sub>I</sub>   | Input Voltage         | -0.3        | V <sub>DD</sub> +0.3 | V     |            |
| V <sub>O</sub>   | Output Voltage        | -0.3        | V <sub>DD</sub> +0.3 | V     |            |
| I <sub>OH</sub>  | Output Current High   |             | -10                  | mA    | per pin    |
| I <sub>OH</sub>  | Output Current High   |             | -100                 | mA    | per device |
| I <sub>OL</sub>  | Output Current Low    |             | 20                   | mA    | per pin    |
| I <sub>OL</sub>  | Output Current Low    |             | 200                  | mA    | per device |
| T <sub>A</sub>   | Operating Temperature | 0           | 70                   | °C    |            |
| T <sub>STG</sub> | Storage Temperature   | <b>–</b> 55 | 150                  | °C    |            |

#### **Standard Test Conditions**

The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (see Figure 5).



Figure 5. Test Load Diagram

#### **DC Characteristics**

Table 8 lists the DC characteristics.

**Table 8. DC Characteristics** 

| •                  | Parameter              | Min                  | Typical | Max                  | Units | Conditions                                       |
|--------------------|------------------------|----------------------|---------|----------------------|-------|--------------------------------------------------|
| $V_{DD}$           | Power Supply Voltage   | 4.5                  | 5.00    | 5.5                  | V     |                                                  |
| V <sub>IH</sub>    | Input Voltage High     | $0.7V_{DD}$          |         | $V_{DD}$             | V     |                                                  |
| V <sub>IL</sub>    | Input Voltage Low      | 0                    |         | 0.2V <sub>DD</sub>   | V     |                                                  |
| V <sub>IHC</sub>   | Input XTAL/Osc in High | $0.7V_{DD}$          |         | VCC                  | V     |                                                  |
| $V_{ILC}$          | Input XTAL/Osc in Low  | 0                    |         | 0.07V <sub>DD</sub>  | V     |                                                  |
| V <sub>OH_ST</sub> | Output Voltage High    | V <sub>DD</sub> -0.4 | 4.75    |                      | V     | I <sub>OH</sub> =-2 mA for standard drive        |
| V <sub>OL_ST</sub> | Output Voltage Low     |                      | 0.16    | 0.4                  | V     | I <sub>OL</sub> =-2.00 mA for standard drive     |
| V <sub>OH_LE</sub> | Output Voltage High    |                      |         | V <sub>DD</sub> -0.4 | V     | I <sub>OH</sub> =–0.3 mA for low<br>EMI drive    |
| V <sub>OL_LE</sub> | Output Voltage Low     | 0.4                  |         |                      | V     | I <sub>OL</sub> =0.3 mA for low EMI<br>drive     |
| V <sub>OH_LE</sub> | Output Voltage High    | V <sub>DD</sub> -0.4 |         |                      | V     | I <sub>OH</sub> =–0.2 mA for low<br>EMI XTAL/Osc |
| V <sub>OL_LE</sub> | Output Voltage Low     |                      |         | 0.4                  | V     | I <sub>OL</sub> =0.2 mA for low EMI<br>XTAL/Osc  |
| $V_{HY}$           | Schmitt Hysteresis     | 0.1V <sub>DD</sub>   | 8.0     |                      | V     |                                                  |
| I <sub>IR</sub>    | Reset Input Current    |                      | -46     | -80                  | μΑ    | V <sub>RL</sub> =0 V                             |
| I <sub>IL</sub>    | Input Leakage          | -3.0                 | 0.01    | 3.0                  | μΑ    | 0 V, V <sub>DD</sub>                             |
| I <sub>OL</sub>    | Tri-State Leakage      | -3.0                 | 0.02    | 3.0                  | μΑ    | 0 V, V <sub>DD</sub>                             |
| I <sub>CC</sub>    | Supply Current         |                      | 25      | 40                   | mA    | All inputs at rail; outputs floating             |
| I <sub>CC1</sub>   | HALT Mode Current      |                      | 3.2     | 6                    | mA    | All inputs at rail; outputs floating             |
| I <sub>CC2</sub>   | STOP Mode Current      |                      |         | 50                   | μΑ    | All inputs at rail;<br>outputs floating          |

Notes:  $T_A=0$  °C to +70 °C;  $V_{DD}=+4.5$  V to +5.5 V;  $F_{OSC}=6$  MHz

Typical values measured at 25 °C.

Minimum and maximum values indicated from 0 °C to 70 °C.

#### **AC Characteristics**

Table 9 lists the AC characteristics. Figure 6 shows the AC timing diagram.

**Table 9. AC Characteristics** 

| No. | Symbol                             | Parameter                                         | Minimum           | Maximum           | Units |
|-----|------------------------------------|---------------------------------------------------|-------------------|-------------------|-------|
| 1   | T <sub>p</sub> C                   | Input clock period                                | 166               | 1000              | ns    |
| 2   | T <sub>r</sub> C, T <sub>f</sub> C | Clock input rise and fall                         |                   | 25                | ns    |
| 3   | T <sub>w</sub> C                   | Input clock width                                 | 35                |                   | ns    |
| 4   | T <sub>w</sub> H <sub>SYNC</sub> L | Timer input low width                             | 70                |                   | ns    |
| 5   | T <sub>w</sub> H <sub>SYNC</sub> H | Timer input high width                            | 3T <sub>p</sub> C |                   |       |
| 6   | T <sub>p</sub> H <sub>SYNC</sub>   | Timer input period                                | 8T <sub>p</sub> C |                   |       |
| 7   | $T_rH_{SYNC}, T_fH_{SYNC}$         | Timer input rise and fall                         |                   | 100               | ns    |
| 8   | T <sub>w</sub> IL                  | Interrupt request input low                       | 70                |                   | ns    |
| 9   | T <sub>w</sub> IH                  | Interrupt request input high                      | 3T <sub>p</sub> C |                   |       |
| 10  | T <sub>d</sub> POR                 | Power-on reset delay                              | 5                 | 25                | ms    |
| 11  | T <sub>d</sub> LVIRES              | Low-voltage detect to internal RESET condition    | 200               |                   | ns    |
| 12  | T <sub>w</sub> RES                 | Reset minimum width                               | 5T <sub>p</sub> C |                   |       |
| 13  | T <sub>d</sub> H <sub>s</sub> OI   | H <sub>sync</sub> start to V <sub>OSC</sub> stop  | 2T <sub>p</sub> V | 3T <sub>p</sub> V |       |
| 14  | T <sub>d</sub> H <sub>s</sub> Oh   | H <sub>sync</sub> start to V <sub>OSC</sub> start |                   | 1T <sub>p</sub> V |       |



Figure 6. AC Timing Diagram

### **Development Tools and Support**

Available in OTP and masked ROM versions, the Z90231 and Z90233/Z90234 fulfill prototype and production requirements. The Z90231 uses ICEbox  $^{\rm TM}$  (In-Circuit Emulator) tools (Z9025900ZEM) to make programming and debugging applications easy and convenient.

The ZiLOG Developer Studio (ZDS) is a complete software program that provides easy code generation and program management.

For code development, ZiLOG offers its specialized application program interface (API) for OSD. The API deals directly with proper sequencing and timing when interfacing with hardware, shielding the user application programmer from tedious and error-prone details.

The Z8933200ZCO, an OSD evaluation board, is used to synchronize the emulator with a video display. Refer to Figure 7 for a suggested code development environment.



Figure 7. Code Development Environment

ZiLOG also offers the Z9020900TSC Protopak to verify code on a television.

#### **Related Products**

Table 10 lists the related TV controllers and vertical blanking interval (VBI) decoders.

#### **Table 10. Related Products**

| Z9037x | eZVision 300 dual-scan TV controller for progressive scan and standard interlaced scan |
|--------|----------------------------------------------------------------------------------------|
| Z9036x | eZVision 300 advanced TV controller with 32 KWords of ROM                              |
| Z86129 | eZSelect closed caption decoder (CCD)                                                  |
| Z86229 | eZSelect CCD with second I <sup>2</sup> C address select                               |
| Z86131 | eZSelect auto time set                                                                 |
| Z86130 | eZSelect smart V-chip                                                                  |
| Z86230 | eZSelect smart V-chip with second I <sup>2</sup> C address select                      |

## **Electrical Features Summary**

- 40 mA maximum supply current
- 4.50 V to 5.50 V operating range

#### **eZVision 200 Device Selection**

Table 11 lists the differences among the eZVision 200 family television controllers.

Table 11. eZVision 200 Family Television Controllers

| Device | Application            | ROM<br>(Bytes) | RAM<br>(Bytes) | Pkg                        | I <sup>2</sup> C | IR<br>Capture | ADC   | Bit I/O<br>(max) | PWM<br>(6/14-bit) |
|--------|------------------------|----------------|----------------|----------------------------|------------------|---------------|-------|------------------|-------------------|
| Z90233 | TV receiver controller | 16K            | 236            | 42-pin SDIP<br>44-pin PQFP | Yes              | Yes           | 4 Ch. | 27               | 10/2              |
| Z90234 | TV receiver controller | 24K            | 236            | 42-pin SDIP<br>44-pin PQFP | Yes              | Yes           | 4 Ch. | 27               | 10/2              |
| Z90231 | TV receiver controller | 24K<br>OTP     | 236            | 42-pin SDIP<br>44-pin PQFP | Yes              | Yes           | 4 Ch. | 27               | 10/2              |
| Z90255 | TV receiver controller | 32K            | 300            | 42-pin SDIP                | Yes              | Yes           | 4 Ch. | 27               | 10/2              |
| Z90251 | TV receiver controller | 32K<br>OTP     | 300            | 42-pin SDIP                | Yes              | Yes           | 4 Ch. | 27               | 10/2              |

## **Ordering Information**

Table 12 lists the ordering information for the eZVision 200 television controllers.

**Table 12. Ordering Information** 

| Part        | PSI                | Description                    |
|-------------|--------------------|--------------------------------|
| Z90233      | Z9023306PSC Rxxxx* | 16 KB masked ROM 42 SDIP       |
|             | Z9023306FSC Rxxxx* | 16 KB masked ROM 44 PQFP       |
| Z90234      | Z9023406PSC Rxxxx* | 24 KB masked ROM 42 SDIP       |
|             | Z9023406FSC Rxxxx* | 24 KB masked ROM 44 PQFP       |
| Z90231      | Z9023106PSC        | 24 KB OTP 42 SDIP              |
|             | Z9023106FSC        | 24 KB OTP 44 PQFP              |
| Z90251      | Z9025106PSC        | 32 KB OTP TV controller        |
| Z90255      | Z9025506PSC Rxxxx* | 32 KB masked ROM TV controller |
| Z9025900ZEM | Z9025900ZEM        | Emulator/programmer            |
| Z9020900TSC | Z9020900TSC        | Protopak                       |
| Z8933200ZCO | Z8933200ZCO        | OSD evaluation board           |

<sup>\*</sup> xxxx is a unique ROM number assigned to each customer code.