

## 0.5 GHz to 4.0 GHz, GaAs, SPST Switch

Data Sheet HMC1055

#### **FEATURES**

Low insertion loss: 0.7 dB typical at 2.0 GHz High input third-order intercept (IP3): >60 dBm typical Single positive control: 0 V or 3 V Small, surface-mount, 8-lead, 2 mm × 2 mm LFCSP package

#### **APPLICATIONS**

Cellular infrastructure Wireless infrastructure Mobile radios Test equipment

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

#### **GENERAL DESCRIPTION**

The HMC1055 is a low cost, gallium arsenide (GaAs), single-pole, single-throw (SPST) switch in a surface-mount LFCSP package. This switch offers low insertion loss, high isolation, and exceptional third-order intermodulation performance that make it ideal for many cellular and wireless infrastructure applications from 0.5 GHz to 4.0 GHz.

The HMC1055 operates with single positive supply voltage and a single positive control voltage at very low dc currents. RF1 is reflective open, whereas RF2 is terminated to 50  $\Omega$  in the off state

Trademarks and registered trademarks are the property of their respective owners.

## **HMC1055\* PRODUCT PAGE QUICK LINKS**

Last Content Update: 02/23/2017

## COMPARABLE PARTS 🖵

View a parametric search of comparable parts.

### **EVALUATION KITS**

• HMC1055LP2C Evaluation Board

## **DOCUMENTATION**

#### **Data Sheet**

 HMC1055: 0.5 GHz to 4.0 GHz, GaAs, SPST Switch Data Sheet

### **DESIGN RESOURCES**

- HMC1055 Material Declaration
- PCN-PDN Information
- · Quality And Reliability
- · Symbols and Footprints

### **DISCUSSIONS**

View all HMC1055 EngineerZone Discussions.

### SAMPLE AND BUY 🖵

Visit the product page to see pricing options.

### TECHNICAL SUPPORT 🖳

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK 🖳

Submit feedback for this data sheet.

## **TABLE OF CONTENTS**

| reatures                                    | J |
|---------------------------------------------|---|
|                                             |   |
| Applications                                | 1 |
| Functional Block Diagram                    | 1 |
| General Description                         | 1 |
| Revision History                            | 2 |
| Specifications                              | 3 |
| Absolute Maximum Ratings                    | 4 |
| ESD Caution                                 | 4 |
| Pin Configuration and Function Descriptions | 5 |
|                                             |   |

| Interface Schematics                   | 5  |
|----------------------------------------|----|
| Typical Performance Characteristics    | 6  |
| Theory of Operation                    | 8  |
| Applications Information               | 9  |
| Evaluation Printed Circuit Board (PCB) | 9  |
| Evaluation Board Schematic and Artwork | 9  |
| Outline Dimensions                     | 10 |
| Ordering Guide                         | 10 |

#### **REVISION HISTORY**

#### 2/16-v00.0912 to Rev. A

This Hittite Microwave Products data sheet has been reformatted to meet the styles and standards of Analog Devices, Inc.

Changed NC to NIC......Throughout

| Changed IVC to IVIC Through                               | IOui |
|-----------------------------------------------------------|------|
| Changes to Title, Features Section, Applications Section, |      |
| Figure 1, and General Description Section                 | 1    |
| Changes to Table 1                                        | 3    |
| Changes to Table 2                                        | 4    |
| Added Figure 2; Renumbered Sequentially                   | 5    |
| Changes to Table 3                                        | 5    |
| Deleted Typical Application Circuit                       |      |

| Changes to Figure 5                                        | .6 |
|------------------------------------------------------------|----|
| Changes to Figure 11 and Figure 12                         |    |
| Changes to Theory of Operation Section and Table 4         |    |
| Added Applications Information Section, Evaluation Printed |    |
| Circuit Board Section, Evaluation Board Schematic and      |    |
| Artwork Section, and Figure 13; Renumbered Sequentially    | ç  |
| Changes to Table 5                                         |    |
| Updated Outline Dimensions                                 |    |
| Changes to Ordering Guide                                  | (  |

## **SPECIFICATIONS**

 $V_{\rm DD}$  = 3 V ,  $V_{\rm CTL}$  = 0 V or  $V_{\rm DD},$   $T_{\rm A}$  = 25°C, 50  $\Omega$  system, unless otherwise noted.

#### Table 1.

| Parameter                                               | Test Conditions/Comments                | Min | Тур | Max | Unit |
|---------------------------------------------------------|-----------------------------------------|-----|-----|-----|------|
| FREQUENCY                                               |                                         | 0.5 |     | 4.0 | GHz  |
| INSERTION LOSS                                          | 0.5 GHz to 2.0 GHz                      |     | 0.7 |     | dB   |
|                                                         | 2.0 GHz to 4.0 GHz                      |     | 1.4 |     | dB   |
| ISOLATION                                               | 0.5 GHz to 2.0 GHz                      |     | 36  |     | dB   |
|                                                         | 2.0 GHz to 4.0 GHz                      |     | 28  |     | dB   |
| RETURN LOSS                                             |                                         |     |     |     |      |
| On State                                                | 0.5 GHz to 2.0 GHz, RF1 and RF2 ports   |     | 27  |     | dB   |
|                                                         | 2.0 GHz to 4.0 GHz, RF1 and RF2 ports   |     | 25  |     | dB   |
| Off State                                               | 0.5 GHz to 2.0 GHz, RF2 port            |     | 12  |     | dB   |
|                                                         | 2.0 GHz to 4.0 GHz, RF2 port            |     | 24  |     | dB   |
| INPUT LINEARITY                                         | 0.5 GHz to 4.0 GHz                      |     |     |     |      |
| Input 0.1 dB Compression (P0.1dB)                       |                                         |     | 28  |     | dBm  |
| Input Third-Order Intercept (IP3)                       | Two-tone input power = 15 dBm each tone |     | >60 |     | dBm  |
| SWITCHING CHARACTERISTICS                               |                                         |     |     |     |      |
| Rise/Fall Time (t <sub>RISE</sub> , t <sub>FALL</sub> ) | 10% to 90% RF                           |     | 40  |     | ns   |
| On/Off Time (t <sub>ON</sub> , t <sub>OFF</sub> )       | 50% V <sub>CTL</sub> to 90% RF          |     | 50  |     | ns   |
| CURRENT                                                 |                                         |     |     |     |      |
| Supply (I <sub>DD</sub> )                               | $V_{DD} = 3 V \text{ to } 5 V$          |     | 0.2 |     | mA   |
| Control (I <sub>CTL</sub> )                             | 0 V or V <sub>DD</sub>                  |     | <5  |     | μΑ   |

## **ABSOLUTE MAXIMUM RATINGS**

#### Table 2.

| 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                  |                                                                  |
|--------------------------------------------------------------------------|------------------------------------------------------------------|
| Parameter                                                                | Rating                                                           |
| RF Input Power ( $V_{DD} = 3 \text{ V}, T_{CASE} = 85^{\circ}\text{C}$ ) | 34 dBm                                                           |
| Supply Voltage                                                           | 6.0 V                                                            |
| Control Voltage Range                                                    | $-0.2 \mathrm{V}$ to $\mathrm{V}_{\mathrm{DD}} + 0.2 \mathrm{V}$ |
| Continuous Power Dissipation, PDISS                                      | 0.88 W                                                           |
| Thermal Resistance, $\theta_{JC}$ (Channel to Package Bottom)            | 74°C/W                                                           |
|                                                                          | 45006                                                            |
| Channel Temperature                                                      | 150°C                                                            |
| Operating Temperature Range                                              | −40°C to +85°C                                                   |
| Storage Temperature Range                                                | −65°C to +150°C                                                  |
| Reflow Temperature                                                       | 260°C (MSL1 Rating)                                              |
| ESD Sensitivity, Human Body Model (HBM)                                  | 250 V (Class 1A)                                                 |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

**Table 3. Pin Function Descriptions** 

| Pin No. | Mnemonic  | Description                                                                                      |  |  |  |  |
|---------|-----------|--------------------------------------------------------------------------------------------------|--|--|--|--|
| 1, 4    | NIC       | Not Internally Connected. These pins are not internally connected but can be grounded.           |  |  |  |  |
| 2, 3    | GND       | Ground. These pins must be connected to RF ground.                                               |  |  |  |  |
| 5       | RF1       | Input. This pin is dc-coupled and matched to 50 $\Omega$ . A blocking capacitor is required.     |  |  |  |  |
| 6       | $V_{DD}$  | oply Voltage Pin.                                                                                |  |  |  |  |
| 7       | $V_{CTL}$ | Control Input Pin.                                                                               |  |  |  |  |
| 8       | RF2       | RF Output. This pin is dc-coupled and matched to 50 $\Omega$ . A blocking capacitor is required. |  |  |  |  |
|         | EPAD      | Exposed Pad. The exposed pad must be connected to RF/dc ground.                                  |  |  |  |  |

#### **INTERFACE SCHEMATICS**



Figure 3. GND Interface Schematic



Figure 4. V<sub>CTL</sub> Interface Schematic

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Insertion Loss vs. Frequency over Temperature,  $V_{DD} = 3 \text{ V}$ ,  $V_{CTL} = 3 \text{ V}$ 



Figure 6. RF1 Return Loss vs. Frequency over Temperature,  $V_{\rm DD}$  = 3 V,  $V_{\rm CTL}$  = 3 V



Figure 7. RF1 Return Loss vs. Frequency over Temperature,  $V_{\rm DD}$  = 3 V,  $V_{\rm CTL}$  = 0 V



Figure 8. Isolation vs. Frequency over Temperature,  $V_{DD} = 3 \text{ V}$ ,  $V_{CTL} = 0 \text{ V}$ 



Figure 9. RF2 Return Loss vs. Frequency over Temperature,  $V_{\rm DD}$  = 3 V,  $V_{\rm CTL}$  = 3 V



Figure 10. RF2 Return Loss vs. Frequency over Temperature,  $V_{\rm DD} = 3~V, V_{\rm CTL} = 0~V$ 



Figure 11. Input IP3 vs. Frequency Over Temperature,  $V_{\rm DD}$  = 3 V,  $V_{\rm CTL}$  = 3 V



Figure 12. Input P0.1dB vs. Frequency Over Temperature,  $V_{\rm DD}$  = 3 V,  $V_{\rm CTL}$  = 3 V

### THEORY OF OPERATION

The HMC1055 requires a single-supply voltage applied to the  $V_{\scriptscriptstyle \rm DD}$  pin. Bypassing capacitors are recommended on the supply line to minimize RF coupling.

The HMC1055 is controlled via a single digital control voltage applied to the  $V_{\rm CTL}$  pin. When the  $V_{\rm CTL}$  pin is high, the switch is set to the on state, by which an insertion loss path is provided from RF1 to RF2. When the  $V_{\rm CTL}$  pin is low, the switch is set to the off state, by which RF2 is isolated from RF1 and terminated to 50  $\Omega$ , whereas RF1 becomes reflective open (see Table 4).

The HMC1055 is internally matched to 50  $\Omega$  at the RF1 and RF2 pins; therefore, no external matching components are required. The RF1 and RF2 pins are dc-coupled, and dc blocking capacitors are required on the RF lines.

**Table 4. Truth Table** 

| Supply Voltage<br>(V <sub>DD</sub> ) | Control Voltage<br>(V <sub>CTL</sub> ) <sup>1</sup> | Switch Mode<br>(RF1 to RF2) |
|--------------------------------------|-----------------------------------------------------|-----------------------------|
| 3 V                                  | 0 V                                                 | Off                         |
|                                      | 3 V                                                 | On                          |
| 5 V                                  | 0 V                                                 | Off                         |
|                                      | 5 V                                                 | On                          |

 $<sup>^{1}</sup>$  Control voltage tolerances are  $\pm 0.2$  V dc.

# APPLICATIONS INFORMATION EVALUATION PRINTED CIRCUIT BOARD (PCB)

The HMC1055 evaluation board is constructed of a 4-layer material with a copper thickness of 0.7 mil on each layer. Every copper layer is separated with a dielectric material. The top dielectric material is 10 mil RO4350. The middle and bottom dielectric materials are FR-4, used for mechanical strength and overall board thickness of approximately 62 mil, which allows SMA connectors to be slipped in at the board edges.

All RF and dc traces are routed on the top copper layer. The RF transmission lines are designed using a coplanar waveguide (CPWG) model, with a width of 16 mil, spacing of 13 mil, and dielectric thickness of 10 mil, to have a characteristic impedance of 50  $\Omega$ . The inner and bottom layers are grounded planes to provide a solid ground for the RF transmission lines. For optimal electrical and thermal performance, as many vias as possible are arranged around the transmission lines and under the package exposed pad. The evaluation board layout shown in Figure 14 serves as a recommendation for optimal and stable performance, as well as for improvement of thermal efficiency.

The package ground pins are connected directly to the ground plane. The supply voltage and control voltage must be connected to the dc pins, J3 and J4, respectively, of the evaluation board. One decoupling capacitor is populated on the supply trace to filter high frequency noise.

The RF input and output ports (RF1 and RF2) are connected through 50  $\Omega$  transmission lines to the SMA connectors, J1 and J2, respectively. The RF1 and RF2 ports are ac-coupled with capacitors of an appropriate value to ensure broadband performance. A thru calibration line connects J5 and J6; this transmission line is used to estimate the loss of the PCB over the environmental conditions being evaluated.

#### **EVALUATION BOARD SCHEMATIC AND ARTWORK**



Figure 13. Evaluation Board Schematic

Table 5. List of Materials for EVAL01-HMC1055LP2C

| Item   | Description                    |
|--------|--------------------------------|
| J1, J2 | PCB mount, SMA, RF connector   |
| J3, J4 | DC pin                         |
| C1     | 1 nF capacitor, 0402 package   |
| C2, C3 | 330 pF capacitor, 0402 package |
| U1     | HMC1055 SPST switch            |
| PCB    | 600-00215-00-1 evaluation PCB  |



Figure 14. Evaluation Board Layout—Top View
Rev. A | Page 9 of 10

## **OUTLINE DIMENSIONS**



Figure 15. 8-Lead Lead Frame Chip Scale Package [LFCSP] 2 mm × 2 mm Body and 0.90 mm Package Height (CP-8-26) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature<br>Range | MSL<br>Rating <sup>2</sup> | Package Description                          | Package<br>Option | Branding <sup>3</sup> |
|--------------------|----------------------|----------------------------|----------------------------------------------|-------------------|-----------------------|
| HMC1055LP2CE       | −40°C to +85°C       | MSL1                       | 8-Lead Lead Frame Chip Scale Package [LFCSP] | CP-8-26           | H1055<br>XXXX         |
| HMC1055LP2CETR     | -40°C to +85°C       | MSL1                       | 8-Lead Lead Frame Chip Scale Package [LFCSP] | CP-8-26           | H1055<br>XXXX         |
| EVAL01-HMC1055LP2C |                      |                            | Evaluation Board                             |                   |                       |

<sup>&</sup>lt;sup>1</sup> HMC1055LP2CE and HMC1055LP2CETR are RoHS compliant parts.

<sup>&</sup>lt;sup>2</sup> See the Absolute Maximum Ratings section.

 $<sup>^{\</sup>rm 3}$  XXXX is the 4-digit lot number.