





# **QUAD HIGH-SPEED DIFFERENTIAL RECEIVERS**

#### **FEATURES**

- Meets or Exceeds the Requirements of ANSI TIA/EIA-644A Standard
- Single-Channel Signaling Rates up to 560 Mbps
- -4 V to 5 V Common-Mode Input Voltage Range
- Flow-Through Architecture
- Active Failsafe Assures a High-level Output When an Input Signal Is not Present
- SN65LVDS348 Provides a Wide Common-Mode Range Replacement for the SN65LVDS048A or the DS90LV048A

#### **APPLICATIONS**

- Logic Level Translator
- Point-to-Point Baseband Data Transmission Over 100- $\Omega$  Media
- ECL/PECL-to-LVTTL Conversion
- Wireless Base Stations
- Central Office or PABX Switches

# DESCRIPTION

The SN65LVDS348, SN65LVDT348, SN65LVDS352, and SN65LVDT352 are high-speed, quadruple differential receivers with a wide common-mode input voltage range. This allows receipt of TIA/EIA-644 signals with up to 3-V of ground noise or a variety of differential and single-ended logic levels. The '348 is in a 16-pin package to match the industry-standard footprint of the DS90LV048. The '352 adds two additional  $V_{CC}$ and GND pins in a 24-pin package to provide higher data transfer rates with multiple receivers in operation. All offer a flow-through architecture with all inputs on one side and outputs on the other to ease board layout and reduce crosstalk between receivers. LVDT versions of both integrate a 110- $\Omega$ line termination resistor.

These receivers also provide 3x the standard's minimum common-mode noise voltage tolerance. The -4 V to 5 V common-mode range allows usage in harsh operating environments or accepts LVPECL, PECL, LVECL, ECL, CMOS, and LVCMOS levels without level shifting circuitry. See the Application Information Section for more details on the ECL/PECL to LVDS interface.







Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## **DESCRIPTION (CONTINUED)**

Precise control of the differential input voltage thresholds allows for inclusion of 50 mV of input-voltage hysteresis to improve noise rejection. The differential input thresholds are still no more than ±50 mV over the full input common-mode voltage range.

The receiver inputs can withstand ±15 kV human-body model (HBM), with respect to ground, without damage. This provides reliability in cabled and other connections where potentially damaging noise is always a threat.

The receivers also include a (patent-pending) failsafe circuit that provides a high-level output approximately 600 ns after loss of the input signal. The most common causes of signal loss are disconnected cables, shorted lines, or powered-down transmitters. This prevents noise from being received as valid data under these fault conditions. This feature may also be used for Wired-Or bus signaling.

The SN65LVDT348 and SN65LVDT352 include an integrated termination resistor. This reduces board space requirements and parts count by eliminating the need for a separate termination resistor. This can also improve signal integrity at the receiver by reducing the stub length from the line termination to the receiver.

The intended application of these devices and signaling technique is for point-to-point baseband data transmission over controlled impedance media of approximately 100  $\Omega$ . The transmission media may be printed-circuit board traces, backplanes, or cables. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media and the noise coupling to the environment.

The SN65LVDS348, SN65LVDT348, SN65LVDS352 and SN65LVDT352 are characterized for operation from -40°C to 85°C.



NC - No internal connection



## **FUNCTIONAL BLOCK DIAGRAMS (one of four receivers shown)**



## **AVAILABLE OPTIONS**

| PART NUMBER <sup>(1)</sup> | INTEGRATED TERMINATION | PACKAGE TYPE | PACKAGE MARKING |
|----------------------------|------------------------|--------------|-----------------|
| SN65LVDS348D               |                        | SOIC         | LVDS348         |
| SN65LVDT348D               | V                      | SOIC         | LVDT348         |
| SN65LVDS348PW              |                        | TSSOP        | DL348           |
| SN65LVDT348PW              | V                      | TSSOP        | DE348           |
| SN65LVDS352PW              |                        | TSSOP        | DL352           |
| SN65LVDT352PW              | V                      | TSSOP        | DE352           |

(1) Add the R suffix to the device type (e.g., SN65LVDS348DR) for taped and reeled carrier.

#### **FUNCTION TABLES**

| 348 DEVICES                                       |           |           |                  |  |  |  |  |  |  |  |  |
|---------------------------------------------------|-----------|-----------|------------------|--|--|--|--|--|--|--|--|
| II                                                | INPUTS    |           |                  |  |  |  |  |  |  |  |  |
| $V_{ID} = V_{RIN+} - V_{RIN-}$                    | EN        | EN        | R <sub>OUT</sub> |  |  |  |  |  |  |  |  |
| V <sub>ID</sub> ≥ -32 mV                          | Н         | L or OPEN | Н                |  |  |  |  |  |  |  |  |
| $100 \text{ mV} < V_{\text{ID}} < -32 \text{ mV}$ | Н         | L or OPEN | ?                |  |  |  |  |  |  |  |  |
| V <sub>ID</sub> ≤ -100 mV                         | Н         | L or OPEN | L                |  |  |  |  |  |  |  |  |
| Open                                              | Н         | L or OPEN | Н                |  |  |  |  |  |  |  |  |
| X                                                 | L or OPEN | Х         | Z                |  |  |  |  |  |  |  |  |
| ^                                                 | X         | Н         | Z                |  |  |  |  |  |  |  |  |

| 352 DEVICES                                       |           |   |  |  |  |  |  |  |  |
|---------------------------------------------------|-----------|---|--|--|--|--|--|--|--|
| INPUTS                                            | INPUTS    |   |  |  |  |  |  |  |  |
| $V_{ID} = V_{IA} - V_{IB}$                        | EN        | Υ |  |  |  |  |  |  |  |
| $V_{ID} \ge -32 \text{ mV}$                       | Н         | Н |  |  |  |  |  |  |  |
| $100 \text{ mV} < V_{\text{ID}} < -32 \text{ mV}$ | Н         | ? |  |  |  |  |  |  |  |
| V <sub>ID</sub> ≤ -100 mV                         | Н         | L |  |  |  |  |  |  |  |
| Х                                                 | L or OPEN | Z |  |  |  |  |  |  |  |
| Open                                              | Н         | Н |  |  |  |  |  |  |  |



## **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS**





#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                   |                                    |                                              |                                                   | UNIT          |
|-------------------|------------------------------------|----------------------------------------------|---------------------------------------------------|---------------|
| Supply voltage    | range <sup>(2)</sup> ,             | -0.5 V TO 4 V                                |                                                   |               |
|                   | Enables                            | , R <sub>OUT</sub> , or Y                    |                                                   | -0.5 V to 6 V |
| Voltage range     | Differen                           | tial input magnitude MV <sub>ID</sub> M (LVD | 1 V                                               |               |
|                   | R <sub>IN+</sub> , R <sub>II</sub> | <sub>N-</sub> , A or B                       | -5 V to 6 V                                       |               |
|                   |                                    | Human body model (3)                         | A, B, R <sub>IN+</sub> , R <sub>IN-</sub> and GND | ±15 kV        |
| Electrostatic dis | charge                             |                                              | All pins                                          | ±7 kV         |
|                   |                                    | Charged-device model (4)                     | Charged-device model <sup>(4)</sup> All pins      |               |
| Continuous pov    | ver dissipa                        | See Dissipation Rating Table                 |                                                   |               |
| Storage temper    | ature ran                          | -65°C to 150°C                               |                                                   |               |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal (GND, AGND).
- (3) Tested in accordance with JEDEC Standard 22, Test Method A114-A.
- (4) Tested in accordance with JEDEC Standard 22, Test Method C101.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | OPERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|----------------------------------------------------------------|---------------------------------------|
| D16     | 950 mW                                | 7.6 mW/°C                                                      | 494 mW                                |
| PW16    | 774 mW                                | 6.2 mW/°C                                                      | 402 mW                                |
| PW24    | 1087 mW                               | 8.7 mW/°C                                                      | 565 mW                                |

<sup>(1)</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

#### RECOMMENDED OPERATING CONDITIONS

|                                                                                   |                                                                 |                                  | MIN | NOM | MAX | UNIT |
|-----------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------|-----|-----|-----|------|
| $\begin{array}{c} V_{CC}, V_{CCA}, V_{CCD1}, \\ \text{and } V_{CCD2} \end{array}$ | Supply voltage                                                  |                                  | 3   | 3.3 | 3.6 | V    |
| V <sub>IH</sub>                                                                   | High-level input voltage                                        | Enables                          | 2   |     | 5   | V    |
| V <sub>IL</sub>                                                                   | Low-level input voltage                                         | Enables                          | 0   |     | 8.0 | V    |
|                                                                                   | Magnitude of differential                                       | V <sub>ID</sub>   (LVDT348, 352) | 0.1 |     | 8.0 | V    |
|                                                                                   | input voltage                                                   | V <sub>ID</sub>   (LVDS348, 352) | 0.1 |     | 3   | V    |
|                                                                                   | Input voltage (any combination of common mode or input signals) |                                  |     |     | 5   | V    |
| T <sub>A</sub>                                                                    | Operating free-air temperat                                     | ure                              | -40 |     | 85  | °C   |



## **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                                                                  |                     | TEST CONDITIONS                                                                          | MIN                                     | TYP <sup>(1)</sup> | MAX  | UNIT |  |
|---------------------|------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------|-----------------------------------------|--------------------|------|------|--|
| V <sub>ITH1</sub>   | Positive-going differential input voltage threshold  Negative-going differential input voltage             |                     | See Figure 1 and Figure 2                                                                |                                         |                    | 50   | mV   |  |
| V <sub>ITH2</sub>   | Negative-going differential input vo                                                                       | ltage               | See Figure 1 and Figure 2                                                                | -50                                     |                    |      | IIIV |  |
| $V_{\text{ITH3}}$   | Differential input failsafe voltage th                                                                     | reshold             | See Figure 1 and Table 1                                                                 | -32                                     |                    | -100 | mV   |  |
| V <sub>ID(HY</sub>  | Differential input voltage hysteresis V <sub>ITH1</sub> - V <sub>ITH2</sub>                                | 5,                  |                                                                                          |                                         | 50                 |      | mV   |  |
| $V_{OH}$            | High-level output voltage                                                                                  |                     | $I_{OH} = -4 \text{ mA}$                                                                 | 2.4                                     |                    |      | V    |  |
| $V_{OL}$            | Low-level output voltage                                                                                   |                     | I <sub>OL</sub> = 4 mA                                                                   |                                         |                    | 0.4  | V    |  |
|                     |                                                                                                            | LVDS348,            | Enabled, EN at V <sub>CC</sub> , EN at 0 V, No load                                      |                                         | 16                 | 20   | mA   |  |
|                     | Supply current                                                                                             | LVDT348             | Disabled, EN at 0 or EN at V <sub>CC</sub>                                               |                                         | 1.1                | 4    | ША   |  |
| I <sub>CC</sub>     | Зарріу сипені                                                                                              | LVDS352,            | Enabled, EN at V <sub>CC</sub> , No load                                                 |                                         | 16                 | 20   | mΛ   |  |
|                     |                                                                                                            | LVDT352             | Disabled, EN at 0                                                                        |                                         | 1.1                | 4    | mA   |  |
|                     | Input current (RIN+, RIN-, A or B inputs)                                                                  |                     |                                                                                          | V <sub>I</sub> = -4 V, Other input open | -75                |      | 0    |  |
|                     |                                                                                                            | LVDS348,<br>LVDS352 | $0 \text{ V} \le \text{V}_{\text{I}} \le 2.4 \text{ V}, \qquad \text{Other input 1.2 V}$ | -20                                     |                    | 0    | μΑ   |  |
|                     |                                                                                                            | LVDSSSZ             | V <sub>I</sub> = 5 V, Other input open                                                   | 0                                       |                    | 40   |      |  |
| I <sub>I</sub>      |                                                                                                            |                     | V <sub>I</sub> = -4 V, Other input open                                                  | -150                                    |                    | 0    |      |  |
|                     |                                                                                                            | LVDT348,<br>LVDT352 | $0 \text{ V} \le \text{V}_{\text{I}} \le 2.4 \text{ V},$ Other input open                | -40                                     |                    | 0    | μΑ   |  |
|                     |                                                                                                            | LVD1332             | V <sub>I</sub> = 5 V, Other input open                                                   | 0                                       |                    | 80   |      |  |
|                     |                                                                                                            | 1.) (D.00.40        | V <sub>CC</sub> = 1.5 V, V <sub>I</sub> = -4 V or 5 V, Other input open                  | -50                                     |                    | 50   |      |  |
|                     | Power-off input current (RIN+,                                                                             | LVDS348,<br>LVDS352 | $V_{CC}$ = 1.5 V, 0 V $\leq$ V <sub>I</sub> $\leq$ 2.4 V, Other input at 1.2 V           | -20                                     |                    | 20   | μΑ   |  |
| I <sub>I(OFF)</sub> | RIN-, A or B inputs)                                                                                       | LV/DT0.40           | V <sub>CC</sub> = 1.5 V, V <sub>I</sub> = -4 V or 5 V, Other input open                  | -100                                    |                    | 100  |      |  |
|                     |                                                                                                            | LVDT348,<br>LVDT352 | $V_{CC} = 1.5 \text{ V}, V_I = 0 \text{ V or } 2.4 \text{ V}, \text{ Other input open}$  | -40                                     |                    | 40   | μΑ   |  |
| I <sub>ID</sub>     | Differential input current (I <sub>RIN+</sub> - I <sub>RIN-</sub> , or I <sub>IA</sub> - I <sub>IB</sub> ) | LVDS348,<br>LVDS352 | $V_{ID} = 100 \text{ mV}, \qquad V_{IC} = -3.9 \text{ V or } 4.9 \text{ V}$              | -4                                      |                    | 4    | μΑ   |  |
| R <sub>T</sub>      | Differential input resistance                                                                              | LVDT348,<br>LVDT352 | V <sub>CC</sub> = 0 V, V <sub>ID</sub> = 250 mV, V <sub>I</sub> = 0 V or 2.4 V           | 90                                      | 111                | 132  | Ω    |  |
| I <sub>IH</sub>     | High-level input current                                                                                   | Enables             | V <sub>IH</sub> = 2 V                                                                    | 0                                       |                    | 10   | μΑ   |  |
| I <sub>IL</sub>     | Low-level input current                                                                                    | Enables             | V <sub>IL</sub> = 0.8 V                                                                  | 0                                       |                    | 10   | μΑ   |  |
| I <sub>OZ</sub>     | High-impedance output current                                                                              |                     | V <sub>O</sub> = 0 V                                                                     | -10                                     |                    | 10   | μΑ   |  |
| C <sub>IN</sub>     | Input capacitance, $R_{\rm IN+}$ , $R_{\rm IN-}$ input or B input to AGND                                  | to GND or A         | V <sub>I</sub> = 0.4 sin (4E6πft) + 0.5 V                                                |                                         | 5                  |      | pF   |  |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.



#### **SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                   | TEST CONDITIONS                      | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|---------------------|-------------------------------------------------------------|--------------------------------------|-----|--------------------|-----|------|
| t <sub>PLH</sub>    | Propagation delay time, low-to-high-level output            |                                      | 2.5 | 4                  | 6   | ns   |
| t <sub>PHL</sub>    | Propagation delay time, high-to-low-level output            |                                      | 2.5 | 4                  | 6   | ns   |
| t <sub>d1</sub>     | Delay time, failsafe disable time                           |                                      |     |                    | 12  | ns   |
| t <sub>d2</sub>     | Delay time, failsafe enable time                            |                                      | 0.3 |                    | 1.5 | μs   |
| t <sub>sk(p)</sub>  | Pulse skew ( t <sub>pHL1</sub> - t <sub>pLH1</sub>  )       | C <sub>L</sub> = 10 pF, See Figure 3 |     | 200                |     | ps   |
| t <sub>sk(o)</sub>  | Output skew <sup>(2)</sup>                                  |                                      |     | 150                |     | ps   |
| t <sub>sk(pp)</sub> | Part-to-part skew <sup>(3)</sup>                            |                                      |     |                    | 1   | ns   |
| t <sub>r</sub>      | Output signal rise time                                     |                                      |     | 1.2                |     | ns   |
| t <sub>f</sub>      | Output signal fall time                                     |                                      |     | 1                  |     | ns   |
| t <sub>r</sub>      | Output signal rise time                                     | C 1 pF Coo Figure 2                  |     | 650                |     | ps   |
| t <sub>f</sub>      | Output signal fall time                                     | C <sub>L</sub> = 1 pF, See Figure 3  |     | 400                |     | ps   |
| t <sub>PHZ</sub>    | Propagation delay time, high-level-to-high-impedance output |                                      |     | 5                  | 9   | ns   |
| t <sub>PLZ</sub>    | Propagation delay time, low-level-to-high-impedance output  | Con Figure 4 and Figure 5            |     | 5                  | 9   | ns   |
| t <sub>PZH</sub>    | Propagation delay time, high-impedance-to-high-level output | See Figure 4 and Figure 5            |     | 8                  | 12  | ns   |
| t <sub>PZL</sub>    | Propagation delay time, high-impedance-to-low-level output  |                                      |     | 8                  | 12  | ns   |

- (1) All typical values are at 25°C and with a 3.3-V supply.
- (2) t<sub>sk(o)</sub> is the magnitude of the time difference between the t<sub>PHL</sub> or t<sub>PLH</sub> of all receivers of a single device with all of their inputs connected together.
- (3)  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Voltage and Current Definitions



## PARAMETER MEASUREMENT INFORMATION (continued)



- A. Remove for testing LVDT device.
- B. Input signal of 3 MHz, duty cycle of  $50\pm0.2\%$ , and transition time of < 1ns.
- C. Fixture capacitance ±20%.
- D. Resistors are metal film, 1% tolerance, and surface mount



Figure 2.  $V_{ITH1}$  and  $V_{ITH2}$ , Input Voltage Threshold Test Circuit and Definitions

Table 1. Receiver Minimum and Maximum Failsafe Input Voltage

|                      | FAILSAFE THRESHOLD TEST VOLTAGES |                      |                      |        |  |  |  |  |  |  |  |
|----------------------|----------------------------------|----------------------|----------------------|--------|--|--|--|--|--|--|--|
| APPLIED V            | OLTAGES <sup>(1)</sup>           | RESULTAI             | NT INPUTS            | Output |  |  |  |  |  |  |  |
| V <sub>IA</sub> (mV) | V <sub>IB</sub> (mV)             | V <sub>ID</sub> (mV) | V <sub>IC</sub> (mV) | Output |  |  |  |  |  |  |  |
| -4000                | -4000 -3900                      |                      | -3950                | L      |  |  |  |  |  |  |  |
| -4000                | -3968                            | -32                  | -3984                | Н      |  |  |  |  |  |  |  |
| 4900                 | 5000                             | -100                 | 4950                 | L      |  |  |  |  |  |  |  |
| 4968                 | 4968 5000                        |                      | 4984                 | Н      |  |  |  |  |  |  |  |

(1) Voltage applied for greater than 1.5  $\mu$ s.





A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, signaling rate = 250 kHz, duty cycle = 50 ±2%,  $C_L$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T and is ±20%.

Figure 3. Timing Test Circuit and Waveforms





A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, signaling rate = 500 kHz, duty cycle = 50 ±2%,  $C_L$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T and is ±20%.

Figure 4. 348 Enable/Disable Time Test Circuit and Waveforms





A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, signaling rate = 500 kHz, duty cycle = 50 ±2 %,  $C_L$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T and is ±20%.

Figure 5. 352 Enable/Disable Time Test Circuit and Waveforms

## TYPICAL CHARACTERISTICS







# HIGH-TO-LOWPROPAGATION DELAY vs FREE-AIR TEMPERATURE



HIGH-LEVEL OUTPUT CURRENT vs HIGH-LEVEL OUTPUT VOLTAGE

Figure 7.



Figure 9.



## **TYPICAL CHARACTERISTICS (continued)**

# DATA TRANSFER RATE vs FREE-AIR TEMPERATURE



 $2^{23}$  -1 prbs NRZ,  $T_A = 25^{\circ}C$ ,  $C_L = 5.5$  pF, 4 Receivers Switching,  $V_{CC} = 3.3$  V

Figure 10.



Figure 12. SN65LVDS348 Eye Pattern Running at 200 Mxfr/s

# RMS SUPPLY CURRENT vs SWITCHING FREQUENCY



Figure 11.

 $2^{23}$  -1 prbs NRZ,  $T_A$  =  $25^{\circ}$ C,  $C_L$  = 5.5 pF, 4 Receivers Switching,  $V_{CC}$  = 3.3 V



Figure 13. SN65LVDS352 Eye Pattern Running at 200 Mxfr/s



#### **APPLICATION INFORMATION**

#### IMPEDANCE MATCHING AND REFLECTIONS

A termination mismatch can result in reflections that degrade the signal at the load. A low source impedance causes the signal to alternate polarity at the load (oscillates) as shown in Figure 14. High source impedance results in the signal accumulating monotonically to the final value (stair step) as shown in Figure 15. Both of these modes result in a delay in valid signal and reduce the opening in the eye pattern. A 10% termination mismatch results in a 5% reflection ( $r = Z_L - Z_O/Z_L + Z_O$ ), even a 1:3 mismatch absorbs half of the incoming signal. This shows that termination is important in the more critical cases, however, in a general sense, a rather large termination mismatch is not as critical when the differential output signal is much greater than the receiver sensitivity.





Figure 14. Low-Source Impedance

Figure 15. High-Source Impedance

For example a 200-mV drive signal into a  $100-\Omega$  lossless transmission media with a termination resistor of  $90~\Omega$  to  $132\Omega$  results in ~227 mV to 189~mV into the receiver. This would typically be more than enough signal into a receiver with a sensitivity of  $\pm 50~\text{mV}$  assuming no other disturbance or attenuation on the line. The other factors, which reduce the signal margin, do affect this and therefore it is important to match the impedance as closely as possible to allow more noise immunity at the receiver.



#### **APPLICATION INFORMATION (continued)**

#### **ACTIVE FAILSAFE FEATURE**

A differential line receiver commonly has a failsafe circuit to prevent it from switching on input noise. Current LVDS failsafe solutions require either external components with subsequent reductions in signal quality or integrated solutions with limited application. This family of receivers has a new integrated failsafe that solves the limitations seen in present solutions. A detailed theory of operation is presented in application note *The Active Fail-Safe in TI's LVDS Receivers*, literature number SLLA082B.

The following figure shows one receiver channel with active failsafe. It consists of a main receiver that can respond to a high-speed input differential signal. Also connected to the input pair are two failsafe receivers that form a window comparator. The window comparator has a much slower response than the main receiver and it detects when the input differential falls below 80 mV. A 600-ns failsafe timer filters the window comparator outputs. When failsafe is asserted, the failsafe logic drives the main receiver output to logic high.



Figure 16. Receiver With Active Failsafe

## ECL/PECL-to-LVTTL CONVERSION WITH TI'S LVDS RECEIVER

The various versions of emitter-coupled logic (i.e., ECL, PECL and LVPECL) are often the physical layer of choice for system designers. Designers know that established technology is capable of high-speed data transmission. In the past, system requirements often forced the selection of ECL. Now technologies like LVDS provide designers with another alternative. While the total exchange of ECL for LVDS may not be a design option, designers have been able to take advantage of LVDS by implementing a small resistor divider network at the input of the LVDS receiver. TI has taken the next step by introducing a wide common-mode LVDS receiver (no divider network required) which can be connected directly to an ECL driver with only the termination bias voltage required for ECL termination (V<sub>CC</sub> - 2 V).

Figure 17 shows the use of an LV/PECL driver driving 5 meters of CAT-5 cable and being received by Tl's wide common-mode receiver and the resulting eye-pattern. The values for R3 are required in order to provide a resistor path to ground for the LV/PECL driver. With no resistor divider, R1 simply needs to match the characteristic load impedance of 50  $\Omega$ . The R2 resistor is a small value intended to minimize common-mode reflections.



## **APPLICATION INFORMATION (continued)**



Figure 17. LVPECL or PECL to Remote Wide Common-Mode LVDS Receiver

#### **DEVICE POWER AND GROUNDING**

The SN65LVDS352 device provides separate power and ground pins for the analog input section and the two digital output sections. All of the power pins and all of the ground pins of the device must be tied together at some point in the system. Figure 18 shows one recommended scheme for power and ground to the device. This point will be determined by the power and grounding distribution design, which can greatly affect system performance.

Key points to remember when routing power and grounds in your system are:

- The grounding system must provide a low impedance path back to the power source.
- The signal return must be close to the signal path.
- Ground noise occurs due to ground loops and common-mode noise pick-up.
- Closely spaced power and ground planes reduce inductance and increase capacitance.

A good rule to remember when doing your power distribution and board layout is that the current always flows in the lowest impedance path. At dc the lowest resistance is the lowest impedance, but at high frequencies the lowest impedance is the lowest inductance path.



## **APPLICATION INFORMATION (continued)**



<sup>†</sup> Bypass capacitors used for data sheet electrical testing were low ESR ceramic, surface mount, 0.01 μF ±10%. For a more accurate determination of these values refer to the application note, *The Bypass Capacitor in High-Speed Environments*, literature number SCBA007A.

Figure 18. Recommended Power and Ground Connection

www.ti.com

17-Jun-2025

## **PACKAGING INFORMATION**

| Orderable part number | Status (1)       | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| SN65LVDS348D          | Active           | Production    | SOIC (D)   16   | 40   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS348          |
| SN65LVDS348D.B        | Active           | Production    | SOIC (D)   16   | 40   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDS348          |
| SN65LVDS348PW         | Active           | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | DL348            |
| SN65LVDS348PW.B       | Active           | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | DL348            |
| SN65LVDS348PWG4       | Active           | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | DL348            |
| SN65LVDS348PWR        | Active           | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | DL348            |
| SN65LVDS348PWR.B      | Active           | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | DL348            |
| SN65LVDS348PWRG4      | Active           | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | DL348            |
| SN65LVDS352PW         | Last<br>Time Buy | Production    | TSSOP (PW)   24 | 60   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DL352            |
| SN65LVDS352PW.B       | Last<br>Time Buy | Production    | TSSOP (PW)   24 | 60   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DL352            |
| SN65LVDT348D          | Active           | Production    | SOIC (D)   16   | 40   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT348          |
| SN65LVDT348D.B        | Active           | Production    | SOIC (D)   16   | 40   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LVDT348          |
| SN65LVDT348PW         | Active           | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | DE348            |
| SN65LVDT348PW.B       | Active           | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | DE348            |
| SN65LVDT348PWG4       | Active           | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | DE348            |
| SN65LVDT348PWR        | Active           | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | DE348            |
| SN65LVDT348PWR.B      | Active           | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | DE348            |
| SN65LVDT348PWRG4      | Active           | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | DE348            |
| SN65LVDT352PW         | Last<br>Time Buy | Production    | TSSOP (PW)   24 | 60   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DE352            |
| SN65LVDT352PW.B       | Last<br>Time Buy | Production    | TSSOP (PW)   24 | 60   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DE352            |
| SN65LVDT352PWR        | Last<br>Time Buy | Production    | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DE352            |
| SN65LVDT352PWR.B      | Last<br>Time Buy | Production    | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DE352            |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Jun-2025

- (2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.
- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 23-May-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| l | SN65LVDS348PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| Γ | SN65LVDT348PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| L | SN65LVDT352PWR | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |



www.ti.com 23-May-2025



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LVDS348PWR | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| SN65LVDT348PWR | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| SN65LVDT352PWR | TSSOP        | PW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |



www.ti.com 23-May-2025

## **TUBE**



\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65LVDS348D    | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVDS348D.B  | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVDS348PW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDS348PW.B | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDS348PWG4 | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDS352PW   | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDS352PW.B | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDT348D    | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVDT348D.B  | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVDT348PW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDT348PW.B | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDT348PWG4 | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDT352PW   | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDT352PW.B | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |

# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated