

| REVISIONS |                                                                                                                             |                 |                 |
|-----------|-----------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|
| LTR       | DESCRIPTION                                                                                                                 | DATE (YR-MO-DA) | APPROVED        |
| A         | Changes in accordance with NOR 5962-R028-94.                                                                                | 93-11-05        | M. A. Frye      |
| B         | Updated boilerplate. Added device types 04-07. Removed programming requirements from drawing. Editorial changes throughout. | 94-04-15        | M. A. Frye      |
| C         | Changes in accordance with NOR 5962-R279-94.                                                                                | 94-09-20        | M. A. Frye      |
| D         | Boilerplate update, part of 5 year review. ksr                                                                              | 07-10-02        | Robert M. Heber |

THE ORIGINAL FIRST PAGE HAS BEEN REPLACED.

## 1. SCOPE

1.1 Scope. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.

1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 Device type(s). The device type(s) identify the circuit function as follows:

| <u>Device type</u> | <u>Generic number</u> 1/ | <u>Circuit function</u>     | <u>Access time</u> |
|--------------------|--------------------------|-----------------------------|--------------------|
| 01                 |                          | 512 X 8-bit registered PROM | 30                 |
| 02                 |                          | 512 X 8-bit registered PROM | 35                 |
| 03                 |                          | 512 X 8-bit registered PROM | 40                 |
| 04                 |                          | 512 X 8-bit registered PROM | 30                 |
| 05                 |                          | 512 X 8-bit registered PROM | 35                 |
| 06                 |                          | 512 X 8-bit registered PROM | 40                 |
| 07                 |                          | 512 X 8-bit registered PROM | 25                 |

1.2.2 Case outline(s). The case outline(s) shall be as designated in MIL-STD-1835 and as follows:

| <u>Outline letter</u> | <u>Descriptive designator</u>       | <u>Terminals</u> | <u>Package style</u>                |
|-----------------------|-------------------------------------|------------------|-------------------------------------|
| L<br>3                | CDIP4-T24 or GDIP3-T24<br>CQCC1-N28 | 24<br>28         | Dual-in-line<br>Square chip carrier |

1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.

## 1.3 Absolute maximum ratings. 2/

|                                                                  |                        |
|------------------------------------------------------------------|------------------------|
| Supply voltage range to ground potential ( $V_{CC}$ ).....       | -0.5 V dc to +7.0 V dc |
| DC voltage range applied to the outputs in the high Z state..... | -0.5 V dc to +7.0 V dc |
| DC input voltage.....                                            | -3.0 V dc to +7.0 V dc |
| Maximum power dissipation .....                                  | 1.0 W 3/               |
| Lead temperature (soldering, 10 seconds).....                    | +300°C                 |
| Thermal resistance, junction-to-case ( $\theta_{JC}$ ) .....     | See MIL-STD-1835       |
| Junction temperature ( $T_J$ ).....                              | +150°C 4/              |
| Storage temperature range ( $T_{STG}$ ).....                     | -65°C to +150°C        |
| Temperature under bias.....                                      | -55°C to +125°C        |
| Data retention.....                                              | 10 years, minimum      |

## 1.4 Recommended operating conditions.

|                                                  |                                        |
|--------------------------------------------------|----------------------------------------|
| Supply voltage range ( $V_{CC}$ ) .....          | +4.5 V dc minimum to +5.5 V dc maximum |
| Input high voltage range ( $V_{IH}$ ).....       | +2.0 V dc                              |
| Input low voltage range ( $V_{IL}$ ) .....       | +0.8 V dc                              |
| Case operating temperature range ( $T_C$ ) ..... | -55°C to +125°C                        |

1/ Generic numbers are listed on the Standard Microcircuit Drawing Source Approval Bulletin and will also be listed in MIL-HDBK-103.

2/ Unless otherwise specified, all voltages are referenced to ground.

3/ Must withstand the added  $P_D$  due to short circuit test; e.g.,  $I_{OS}$ .

4/ Maximum junction temperature may be increased to +175°C during burn-in and steady state life tests.

**STANDARD  
MICROCIRCUIT DRAWING**  
DEFENSE SUPPLY CENTER COLUMBUS  
COLUMBUS, OHIO 43218-3990

**SIZE  
A**

**5962-88518**

REVISION LEVEL  
D

**SHEET**

**2**

## 2. APPLICABLE DOCUMENTS

2.1 Government specification, standards, and handbooks. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <http://assist.daps.dla.mil/quicksearch/> or <http://assist.daps.dla.mil> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

## 3. REQUIREMENTS

3.1 Item requirements. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.

3.2 Design, construction, and physical dimensions. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.

3.2.1 Terminal connections. The terminal connections shall be as specified on figure 1.

3.2.2 Truth table. The truth table shall be as specified on figure 2.

3.2.2.1 Unprogrammed devices. The truth table for unprogrammed devices for contracts involving no altered item drawing shall be as specified on figure 2. When required in groups A, B, C, or D (see 4.4), the devices shall be programmed by the manufacturer prior to test with a checkerboard pattern or equivalent (a minimum of 50 percent of the total number of bits programmed) or to any altered item drawing pattern which includes at least 25 percent of the total number of bits programmed.

3.2.2.2 Programmed devices. The truth table for programmed devices shall be as specified by an attached altered item drawing.

3.2.3 Logic diagram(s). The logic diagram shall be as specified on figure 3.

3.2.4 AC test loads and waveforms. The ac test loads and waveforms shall be as specified on figure 4.

3.2.5 Switching waveforms. The switching waveforms shall be as specified on figure 5.

3.2.6 Case outline(s). The case outline(s) shall be in accordance with 1.2.2 herein.

|                                                                                                         |                         |                            |                          |
|---------------------------------------------------------------------------------------------------------|-------------------------|----------------------------|--------------------------|
| <b>STANDARD<br/>MICROCIRCUIT DRAWING</b><br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | <b>SIZE</b><br><b>A</b> |                            | <b>5962-88518</b>        |
|                                                                                                         |                         | REVISION LEVEL<br><b>D</b> | <b>SHEET</b><br><b>3</b> |

3.3 Electrical performance characteristics. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.

3.4 Electrical test requirements. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.

3.5 Marking. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.

3.5.1 Certification/compliance mark. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.

3.6 Certificate of compliance. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.

3.7 Certificate of conformance. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.

3.8 Notification of change. Notification of change to DSCC-VA shall be required for any change that affects this drawing.

3.9 Verification and review. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

3.10 Data retention. A data retention stress test shall be completed as part of the vendor's reliability monitors. This test shall be done initially and after any design or process change which may affect data retention. The methods and procedures may be vendor specific, but will guarantee the number of years listed in section 1.3 herein over the full military temperature range. The vendor's procedure shall be kept under document control and shall be made available upon request.

#### 4. VERIFICATION

4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.

4.2 Screening. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:

a. Burn-in test, method 1015 of MIL-STD-883.

(1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.

(2)  $T_A = +125^\circ\text{C}$ , minimum.

b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.

|                                                                                                         |                         |                   |
|---------------------------------------------------------------------------------------------------------|-------------------------|-------------------|
| <b>STANDARD<br/>MICROCIRCUIT DRAWING</b><br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | <b>SIZE</b><br><b>A</b> | <b>5962-88518</b> |
|                                                                                                         | REVISION LEVEL<br>D     |                   |

TABLE I. Electrical performance characteristics.

| Test                              | Symbol           | Conditions<br>-55°C ≤ T <sub>C</sub> ≤ +125°C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | Group A<br>subgroups | Device<br>types                | Limits               |     | Unit |
|-----------------------------------|------------------|----------------------------------------------------------------------------------------------------------------|----------------------|--------------------------------|----------------------|-----|------|
|                                   |                  |                                                                                                                |                      |                                | Min                  | Max |      |
| Output voltage high               | V <sub>OH</sub>  | V <sub>CC</sub> = 4.5 V, I <sub>OH</sub> = -4 mA<br>V <sub>IL</sub> = 2.0 V, V <sub>IL</sub> = 0.8 V           | 1, 2, 3              | ALL                            | 2.4                  |     | V    |
| Output voltage low                | V <sub>OL</sub>  | V <sub>CC</sub> = 4.5 V, I <sub>OL</sub> = 16 mA<br>V <sub>IL</sub> = 2.0 V, V <sub>IL</sub> = 0.8 V           | 1, 2, 3              | ALL                            |                      | 0.4 | V    |
| Input leakage current             | I <sub>IX</sub>  | V <sub>CC</sub> = 5.5 V<br>V <sub>IN</sub> = 5.5 V and GND.                                                    | 1, 2, 3              | All                            | -10                  | 10  | μA   |
| Output leakage current            | I <sub>OZ</sub>  | V <sub>CC</sub> = 5.5 V<br>V <sub>OUT</sub> = 5.5 and GND <u>1/</u><br>Outputs disabled                        | 1, 2, 3              | ALL                            | -10                  | 10  | μA   |
| Output short circuit current      | I <sub>OS</sub>  | V <sub>CC</sub> = 5.5 V, V <sub>OUT</sub> = GND<br>Unused outputs are open <u>2/ 3/</u>                        | 1, 2, 3              | All                            | -20                  | -90 | mA   |
| Power supply current              | I <sub>CC</sub>  | V <sub>CC</sub> = 5.5 V,<br>0.0 V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub>                                          | 1, 2, 3              | ALL                            |                      | 120 | mA   |
| Input capacitance                 | C <sub>IN</sub>  | V <sub>CC</sub> = 5.0 V, f = 1 MHz<br>See 4.3.1c                                                               | 4                    | All                            |                      | 10  | pF   |
| Output capacitance                | C <sub>OUT</sub> | V <sub>CC</sub> = 5.0 V, f = 1 MHz<br>See 4.3.1c                                                               | 4                    | All                            |                      | 10  | pF   |
| Functional tests                  |                  | See 4.3.1e                                                                                                     | 7, 8A,8B             | All                            |                      |     |      |
| Address setup to clock high       | t <sub>SA</sub>  | See figure 4 and 5 as applicable                                                                               | 9, 10, 11            | 01.04<br>02.05<br>03.06<br>07  | 30<br>35<br>40<br>25 |     | ns   |
| Address hold from clock high      | t <sub>HA</sub>  |                                                                                                                | 9, 10, 11            | ALL                            | 0                    |     | ns   |
| Clock high to output valid        | t <sub>CO</sub>  |                                                                                                                | 9, 10, 11            | 01.04<br>02.05<br>03.06<br>07  | 15<br>20<br>25<br>12 |     | ns   |
| Clock pulse width                 | t <sub>PWC</sub> |                                                                                                                | 9, 10, 11            | 01.04<br>02.03,<br>05.06<br>07 | 15<br>20<br>10       |     | ns   |
| Es setup to clock high <u>3/</u>  | t <sub>SES</sub> |                                                                                                                | 9, 10, 11            | All                            | 10                   |     | ns   |
| Es hold from clock HIGH <u>3/</u> | t <sub>HES</sub> |                                                                                                                | 9, 10, 11            | 01-06<br>07                    | 5<br>0               |     | ns   |

See footnotes at end of table

|                                                                                                         |                            |                            |                   |
|---------------------------------------------------------------------------------------------------------|----------------------------|----------------------------|-------------------|
| <b>STANDARD<br/>MICROCIRCUIT DRAWING</b><br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b>           | REVISION LEVEL<br><b>D</b> | <b>5962-88518</b> |
|                                                                                                         | REVISION LEVEL<br><b>D</b> |                            | SHEET<br><b>5</b> |

TABLE I. Electrical performance characteristics - Continued.

| Test                                       | Symbol                               | Conditions<br>$-55^{\circ}\text{C} \leq T_{\text{C}} \leq +125^{\circ}\text{C}$<br>$4.5 \text{ V} \leq V_{\text{CC}} \leq 5.5 \text{ V}$<br>unless otherwise specified | Group A<br>subgroups | Device<br>types            | Limits         | Unit |
|--------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------|----------------|------|
|                                            |                                      |                                                                                                                                                                        |                      |                            | Min            | Max  |
| Output valid from clock high               | $t_{\text{cos}}$                     | See figure 4 and 5 as applicable, 3/ 4/                                                                                                                                | 9, 10, 11            | 01,04,07<br>02,05<br>03,06 | 20<br>25<br>30 | ns   |
| Output inactive from clock high            | $t_{\text{HZC}}$                     | See figure 4 and 5 as applicable, 3/ 4/ 5/                                                                                                                             | 9, 10, 11            | 01,04,07<br>02,05<br>03,06 | 20<br>25<br>30 | ns   |
| Output valid from $\bar{E}$ low            | $t_{\text{DOE}}$                     | See figure 4 and 5 as applicable, 3/ 6/                                                                                                                                | 9, 10, 11            | 01,04,07<br>02,05<br>03,06 | 20<br>25<br>30 | ns   |
| Output inactive from $\bar{E}$ high        | $t_{\text{HZE}}$                     | See figure 4 and 5 as applicable, 3/ 4/ 5/                                                                                                                             | 9, 10, 11            | 01,04,07<br>02,05<br>03,06 | 20<br>25<br>30 | ns   |
| Delay from PRESET or CLEAR to valid output | $t_{\text{DP}}$<br>$t_{\text{DC}}$   | See figure 4 and 5                                                                                                                                                     | 9, 10, 11            | All                        | 20             | ns   |
| PRESET or CLEAR recovery to clock high     | $t_{\text{RP}}$<br>$t_{\text{RC}}$   | See figure 4 and 5                                                                                                                                                     | 9, 10, 11            | 01-06<br>07                | 20<br>15       | ns   |
| PRESET or CLEAR pulse width                | $t_{\text{PWP}}$<br>$t_{\text{PWC}}$ | See figure 4 and 5 3/                                                                                                                                                  | 9, 10, 11            | 01-06<br>07                | 20<br>15       | ns   |

1/ For the tests using synchronous enable, the device must be clocked after applying these voltages to perform this measurement.

2/ For test purposes, not more than one output at a time should be shorted. Short circuit test duration should not exceed 30 seconds.

3/ Tested initially and after any design or process changes that affect that parameter, and therefore shall be guaranteed to the limits specified in table I.

4/ Applies only when the synchronous (Es) function is used.

5/ Transition is measured at steady state high level -500 mV or steady state low level +500 mV on the output from the 1.5 V level on the input with loads shown on figure 4;  $C_L = 5 \text{ pF}$ .

6/ Applies only when the asynchronous ( $\bar{E}$ ) function is used.

|                                                                                                         |                   |  |                     |
|---------------------------------------------------------------------------------------------------------|-------------------|--|---------------------|
| <b>STANDARD<br/>MICROCIRCUIT DRAWING</b><br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | <b>SIZE<br/>A</b> |  | <b>5962-88518</b>   |
|                                                                                                         |                   |  | REVISION LEVEL<br>D |
|                                                                                                         |                   |  | <b>SHEET<br/>6</b>  |

|                 |                       |                       |
|-----------------|-----------------------|-----------------------|
| Device types    | ALL                   |                       |
| Case outlines   | L                     | 3                     |
| Terminal number | Terminal symbol       |                       |
| 1               | A <sub>7</sub>        | NC                    |
| 2               | A <sub>6</sub>        | A <sub>7</sub>        |
| 3               | A <sub>5</sub>        | A <sub>6</sub>        |
| 4               | A <sub>4</sub>        | A <sub>5</sub>        |
| 5               | A <sub>3</sub>        | A <sub>4</sub>        |
| 6               | A <sub>2</sub>        | A <sub>3</sub>        |
| 7               | A <sub>1</sub>        | A <sub>2</sub>        |
| 8               | A <sub>0</sub>        | A <sub>1</sub>        |
| 9               | O <sub>0</sub>        | A <sub>0</sub>        |
| 10              | O <sub>1</sub>        | NC                    |
| 11              | O <sub>2</sub>        | O <sub>0</sub>        |
| 12              | GND                   | O <sub>1</sub>        |
| 13              | O <sub>3</sub>        | O <sub>2</sub>        |
| 14              | O <sub>4</sub>        | GND                   |
| 15              | O <sub>5</sub>        | NC                    |
| 16              | O <sub>6</sub>        | O <sub>3</sub>        |
| 17              | O <sub>7</sub>        | O <sub>4</sub>        |
| 18              | PGM (CP)              | O <sub>5</sub>        |
| 19              | VFY (E <sub>s</sub> ) | O <sub>6</sub>        |
| 20              | V <sub>PP</sub> (CLR) | O <sub>7</sub>        |
| 21              | E                     | NC                    |
| 22              | PS                    | PGM (CP)              |
| 23              | A <sub>8</sub>        | VFY (E <sub>s</sub> ) |
| 24              | V <sub>CC</sub>       | CLR                   |
| 25              | ---                   | E                     |
| 26              | ---                   | PS                    |
| 27              | ---                   | A <sub>8</sub>        |
| 28              | ---                   | V <sub>CC</sub>       |

NC = no connection

FIGURE 1. Terminal connections.

**STANDARD  
MICROCIRCUIT DRAWING**  
DEFENSE SUPPLY CENTER COLUMBUS  
COLUMBUS, OHIO 43218-3990

**SIZE  
A**

**5962-88518**

REVISION LEVEL  
D

SHEET  
7

|      | Read or output disable              | CP  | $\bar{E}_S$     | CLR             | E               | PS              | Outputs  |
|------|-------------------------------------|-----|-----------------|-----------------|-----------------|-----------------|----------|
|      | Other                               | PGM | V <sub>FY</sub> | V <sub>PP</sub> | E               | PS              |          |
| Mode | Read <u>1</u> / <u>2</u> / <u>3</u> | X   | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Data out |
|      | Output disable <u>1</u> / <u>4</u>  | X   | V <sub>IH</sub> | V <sub>IH</sub> | X               | V <sub>IH</sub> | High Z   |
|      | Output disable <u>1</u>             | X   | X               | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High Z   |
|      | CLEAR <u>1</u>                      | X   | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Zeros    |
|      | PRESET <u>1</u>                     | X   | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | Ones     |

1/ X = don't care, but not to exceed  $V_{PP} = 13.0$  V, maximum.  
 2/ During read operation, the output latches are loaded on a "0" to "1" transition of CP.  
 3/ Pin Es must be LOW prior to the "0" to "1" transition on CP that loads the register.  
 4/ Es must be HIGH prior to the "0" to "1" transition on CP that loads the register.

FIGURE 2. Truth table.



FIGURE 3. Logic diagram

**STANDARD  
MICROCIRCUIT DRAWING**  
DEFENSE SUPPLY CENTER COLUMBUS  
COLUMBUS, OHIO 43218-3990

**SIZE  
A**

**5962-88518**

REVISION LEVEL  
D

SHEET  
8



ALL INPUT PULSES



NOTES:

1.  $C_L$  includes probe and jig capacitance.  $C_L = 50 \text{ pF}$  for all switching characteristics except  $t_{HZC}$  and  $t_{HZE}$ .  $C_L = 5 \text{ pF}$  for  $t_{HZC}$  and  $t_{HZE}$ .
2. Tests are performed with rise and fall times of 5 ns or less.
3. All device test loads should be located within two inches of device outputs.

FIGURE 4. Output load circuit and test conditions.



Note: Transition is measured at steady state high level -500 mV or steady state low level +500 mV on the output from the 1.5 V level on the input with loads shown on figure 4;  $C_L = 5 \text{ pF}$ .

FIGURE 5. Switching waveforms.

**STANDARD  
MICROCIRCUIT DRAWING**  
DEFENSE SUPPLY CENTER COLUMBUS  
COLUMBUS, OHIO 43218-3990

**SIZE  
A**

**5962-88518**

REVISION LEVEL  
D

SHEET  
9

TABLE II. Electrical test requirements. 1/ 2/ 3/ 4/

| MIL-STD-883 test requirements                                   | Subgroups<br>(in accordance with<br>Method 5005, table I) |
|-----------------------------------------------------------------|-----------------------------------------------------------|
| Interim electrical parameters<br>(method 5004)                  | ---                                                       |
| Final electrical test parameters<br>(method 5004)               | 1*, 2, 3, 7*,<br>8A, 8B, 9, 10, 11                        |
| Group A test requirements<br>(method 5005)                      | 1, 2, 3, 4**, 7*,<br>8A, 8B, 9, 10, 11                    |
| Groups C and D end-point<br>electrical parameters (method 5005) | 2, 3, 7, 8A, 8B                                           |

1/ \* Indicates PDA applies to subgroups 1 and 7.

2/ Any or all subgroups may be combined when using high-speed testers.

3/ \*\* See 4.3.1c.

4/ As a minimum, subgroups 7 and 8 shall consist of verifying the data pattern.

4.3 Quality conformance inspection. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.

4.3.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
- c. Subgroup 4 ( $C_{IN}$  and  $C_{OUT}$  measurement) shall be measured only for the initial test and after process or design changes which may affect capacitance. Sample size is fifteen devices with no failures and all input and output terminals tested.
- d. Unprogrammed devices shall be tested for programmability and ac performance compliance to the requirements of Group A, subgroups 9, 10, and 11.
  - (1) Testing the entire lot using additional built-in test circuitry which allows the manufacturer to verify programmability and ac performance without programming the user array. If this is done, the resulting test patterns shall be verified on all devices during subgroups 9, 10, and 11, group A testing in accordance with the sampling plan specified in MIL-STD-883, method 5005.
  - (2) If such compliance cannot be tested on an unprogrammed device, a sample shall be selected to satisfy programmability requirements prior to performing subgroups 9, 10, and 11. Twelve devices shall be submitted to programming (see 3.2.2.2). If more than two devices fail to program, the lot shall be rejected. At the manufacturer's option, the sample may be increased to 24 total devices with no more than 4 total device failures allowable. Ten devices from the programmability sample shall be submitted to the requirements of group A, subgroups 9, 10, and 11. If more than two devices fail, the lot shall be rejected. At the manufacturer's option, the sample may be increased to 20 total devices with no more than 4 total device failures allowable.
- e. Subgroups 7 and 8 shall include verification of the truth table.

|                                                                                                         |                  |                            |                    |
|---------------------------------------------------------------------------------------------------------|------------------|----------------------------|--------------------|
| <b>STANDARD<br/>MICROCIRCUIT DRAWING</b><br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                            | <b>5962-88518</b>  |
|                                                                                                         |                  | REVISION LEVEL<br><b>D</b> | SHEET<br><b>10</b> |

4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - (2) TA = +125°C, minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- c. For quality conformance inspection, the programmability sample (see 4.3.1d) shall be included in subgroup 1 test.

4.4 Programming procedures. The programming procedures shall be as specified by the device manufacturer and shall be made available upon request.

5. PACKAGING

5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.

6. NOTES

6.1 Intended use. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.

6.2 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.

6.3 Configuration control of SMD's. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.

6.4 Record of users. Military and industrial users shall inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.

6.5 Comments. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547.

6.6 Approved sources of supply. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

|                                                                                                         |                         |                            |                           |
|---------------------------------------------------------------------------------------------------------|-------------------------|----------------------------|---------------------------|
| <b>STANDARD<br/>MICROCIRCUIT DRAWING</b><br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | <b>SIZE</b><br><b>A</b> |                            | <b>5962-88518</b>         |
|                                                                                                         |                         | REVISION LEVEL<br><b>D</b> | <b>SHEET</b><br><b>11</b> |

## STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 07-10-02

Approved sources of supply for SMD 5962-88518 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at <http://www.dscc.dla.mil/Programs/Smcr/>.

| Standard microcircuit drawing PIN <u>1/</u> | Vendor CAGE number          | Vendor similar PIN <u>2/</u>                      |
|---------------------------------------------|-----------------------------|---------------------------------------------------|
| 5962-8851801LA                              | 0C7V7<br><u>3/</u>          | QP7C225A-30DMB<br>CY7C225-30DMB                   |
| 5962-88518013A                              | 0C7V7<br><u>3/</u>          | QP7C225A-30LMB<br>CY7C225-30LMB                   |
| 5962-8851802LA                              | 0C7V7<br><u>3/</u>          | QP7C225A-35DMB<br>CY7C225-35DMB                   |
| 5962-88518023A                              | 0C7V7<br><u>3/</u>          | QP7C225A-35LMB<br>CY7C225-35LMB                   |
| 5962-8851803LA                              | 0C7V7<br><u>3/</u>          | QP7C225A-40DMB<br>CY7C225-40DMB                   |
| 5962-88518033A                              | 0C7V7<br><u>3/</u>          | QP7C225A-40LMB<br>CY7C225-40LMB                   |
| 5962-8851804LA                              | 0C7V7<br>0C7V7<br><u>3/</u> | QP7C225A-30DMB<br>CY7C225A-30DMB<br>CY7C225-30DMB |
| 5962-88518043A                              | 0C7V7<br>0C7V7<br><u>3/</u> | QP7C225A-30LMB<br>CY7C225A-30LMB<br>CY7C225-30LMB |
| 5962-8851805LA                              | 0C7V7<br>0C7V7<br><u>3/</u> | QP7C225A-35DMB<br>CY7C225A-35DMB<br>CY7C225-35DMB |
| 5962-88518053A                              | 0C7V7<br>0C7V7<br><u>3/</u> | QP7C225A-35LMB<br>CY7C225A-35LMB<br>CY7C225-35LMB |
| 5962-8851806LA                              | 0C7V7<br>0C7V7<br><u>3/</u> | QP7C225A-40DMB<br>CY7C225A-40DMB<br>CY7C225-40DMB |
| 5962-88518063A                              | 0C7V7<br>0C7V7<br><u>3/</u> | QP7C225A-40LMB<br>CY7C225A-40LMB<br>CY7C225-40LMB |

See footnotes at end of table.

STANDARD MICROCIRCUIT DRAWING BULLETIN – Continued.

| Standard<br>microcircuit<br>drawing PIN <u>1/</u> | Vendor<br>CAGE<br>number    | Vendor<br>similar PIN <u>2/</u>                   |
|---------------------------------------------------|-----------------------------|---------------------------------------------------|
| 5962-8851807LA                                    | 0C7V7<br>0C7V7<br><u>3/</u> | QP7C225A-25DMB<br>CY7C225A-25DMB<br>CY7C225-25DMB |
| 5962-88518073A                                    | 0C7V7<br>0C7V7<br><u>3/</u> | QP7C225A-25LMB<br>CY7C225A-25LMB<br>CY7C225-25LMB |

1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed, contact the Vendor to determine its availability.

2/ Caution: Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

3/ Not available from an approved source.

Vendor CAGE  
number

0C7V7

Vendor name  
and address

QP Semiconductor  
2945 Oakmead Village Court  
Santa Clara, CA 95051

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.