

# TPS732xx-EP Capacitor-Free, NMOS, 250mA, Low-Dropout Regulator With Reverse **Current Protection**

### 1 Features

- Controlled baseline:
  - One assembly or test site, one fabrication site
- Extended temperature performance:
  - -55°C to +125°C
- Enhanced diminishing manufacturing sources (DMS) support
- Enhanced product-change notification
- Qualification pedigree<sup>1</sup>
- Stable with no output capacitor or any value or type of capacitor
- Input Voltage Range: 1.7V to 5.5V
- Ultra-low dropout voltage: 40mV typ at 250mA
- Excellent load transient response (With or without optional output capacitor)
- New NMOS topology provides low reverse leakage
- Low noise:  $30\mu V_{RMS}$  typ (10kHz to 100kHz)
- Initial accuracy: 0.5%
- 1% Overall accuracy (line, load, and temperature)
- Less than 1µA max I<sub>O</sub> in shutdown mode
- Thermal shutdown and specified min/max current limit protection
- Available in multiple output voltage versions:
  - Fixed outputs: 1.2V to 5V
  - Adjustable outputs: 1.2V to 5.5V
  - Custom outputs available

# 2 Applications

- Portable-, battery-powered equipment
- Post-regulation for switching supplies
- Noise-sensitive circuitry such as VCOs
- Point-of-load regulation for DSPs, FPGAs, ASICs, and microprocessors

## 3 Description

The TPS732xx-EP family of low-dropout (LDO) voltage regulators uses a new topology: an NMOS pass element in a voltage-follower configuration. This topology is stable using output capacitors with low ESR and even allows operation without a capacitor. The family also provides high reverse blockage (low reverse current) and ground pin current that is nearly constant over all values of output current.

The TPS732xx-EP uses an advanced BiCMOS process to yield high precision while delivering low dropout voltages and low ground pin current. Current consumption, when not enabled, is under 1µA and ideal for portable applications. The low output noise  $(30\mu V_{RMS})$  with  $0.1\mu F$   $C_{NR}$  is ideal for powering VCOs. These devices are protected by thermal shutdown and foldback current limit.



Typical Application Circuit for Fixed-Voltage Versions



**Estimated Device Life at Elevated Temperatures Electromigration Fail Mode**  $(T_i = \theta_{JA} \times W + T_A, at standard JESD 51)$ conditions)

<sup>1</sup> Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.



# **Table of Contents**

| 1 Features1                        | 7.1 Application Information12                         |
|------------------------------------|-------------------------------------------------------|
| 2 Applications1                    | 8 Device and Documentation Support16                  |
| 3 Description1                     | 8.1 Device Support16                                  |
| 4 Pin Configuration and Functions3 | 8.2 Receiving Notification of Documentation Updates16 |
| 5 Specifications4                  | 8.3 Support Resources16                               |
| 5.1 Absolute Maximum Ratings4      | 8.4 Trademarks16                                      |
| Power Dissipation Ratings4         | 8.5 Electrostatic Discharge Caution16                 |
| 5.2 Electrical Characteristics5    | 8.6 Glossary16                                        |
| 5.3 Typical Characteristics6       | 9 Revision History16                                  |
| 6 Functional Block Diagrams11      | 10 Mechanical, Packaging, and Orderable               |
| 7 Application and Implementation12 | Information1                                          |



# **4 Pin Configuration and Functions**



Table 4-1. Pin Functions

|      | P                         | IN                         |                             |                                                                                                                                                                                                                                                     |
|------|---------------------------|----------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | SOT23<br>(DBV)<br>PIN NO. | SOT223<br>(DCQ)<br>PIN NO. | 3×3 SON<br>(DRB)<br>PIN NO. | DESCRIPTION                                                                                                                                                                                                                                         |
| IN   | 1                         | 1                          | 8                           | Unregulated input supply                                                                                                                                                                                                                            |
| GND  | 2                         | 3                          | 4, Pad                      | Ground                                                                                                                                                                                                                                              |
| EN   | 3                         | 5                          | 5                           | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. See the <i>Shutdown</i> section under <i>Applications Information</i> for more details. EN can be connected to IN if not used. |
| NR   | 4                         | 4                          | 3                           | Fixed voltage versions only—connecting an external capacitor to this pin bypasses noise generated by the internal bandgap, reducing output noise to very low levels.                                                                                |
| FB   | 4                         | 4                          | 3                           | Adjustable voltage version only—this is the input to the control loop error amplifier, and is used to set the output voltage of the device.                                                                                                         |
| OUT  | 5                         | 2                          | 1                           | Output of the regulator. There are no output capacitor requirements for stability.                                                                                                                                                                  |



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating junction temperature range unless otherwise noted(1)

|                                           |                    | UNIT            |
|-------------------------------------------|--------------------|-----------------|
| V <sub>IN</sub> range                     | -0.3 to 6          | V               |
| V <sub>EN</sub> range                     | -0.3 to 6          | V               |
| V <sub>OUT</sub> range                    | -0.3 to 5.5        | V               |
| Peak output current                       | Internally limited |                 |
| Output short-circuit duration             | Indefinite         |                 |
| Continuous total power dissipation        | See Dissipatio     | n Ratings Table |
| Ambient temperature range, T <sub>A</sub> | -55 to 150         | °C              |
| Storage temperature range                 | -65 to 150         | °C              |
| ESD rating, HBM                           | 2                  | kV              |
| ESD rating, CDM                           | 500                | V               |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under the Electrical Characteristics is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

# **Power Dissipation Ratings**

see (1)

| BOARD                 | PACKAGE | R <sub>OJC</sub> | R <sub>OJA</sub> | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> ≤ 25°C<br>POWER<br>RATING | T <sub>A</sub> = 70°C<br>POWER<br>RATING | T <sub>A</sub> = 85°C<br>POWER<br>RATING | T <sub>A</sub> = 125°C<br>POWER<br>RATING |
|-----------------------|---------|------------------|------------------|------------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------|
| Low-K <sup>(2)</sup>  | DBV     | 64°C/W           | 255°C/W          | 3.9 mW/°C                                      | 450 mW                                   | 275 mW                                   | 215 mW                                   | 58 mW                                     |
| High-K <sup>(3)</sup> | DBV     | 64°/W            | 180°C/W          | 5.6 mW/°C                                      | 638 mW                                   | 388 mW                                   | 305 mW                                   | 83 mW                                     |

- (1) See Power Dissipation in the Application and Implementation section for more information related to thermal design.
- (2) The JEDEC Low-K (1s) board design used to derive this data was a 3 inch × 3 inch, two-layer board with 2-ounce copper traces on top of the board.
- (3) The JEDEC High-K (2s2p) board design used to derive this data was a 3 inch × 3 inch, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on the top and bottom of the board.



# 5.2 Electrical Characteristics

Over operating temperature range (T<sub>A</sub> =  $-55^{\circ}$ C to  $+125^{\circ}$ C), V<sub>IN</sub> = V<sub>OUT(nom)</sub> + 0.5 V<sup>(1)</sup>, I<sub>OUT</sub> = 10 mA, V<sub>EN</sub> = 1.7 V, and C<sub>OUT</sub> = 0.1  $\mu$ F, unless otherwise noted. Typical values are at T<sub>A</sub> =  $25^{\circ}$ C

|                                        | PARAMETER                                                                     |                                            | TEST CONDITIONS                                                                                      | MIN             | TYP                    | MAX                   | UNIT          |  |
|----------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------|------------------------|-----------------------|---------------|--|
| V <sub>IN</sub>                        | Input voltage range <sup>(1)</sup>                                            |                                            |                                                                                                      | 1.7             |                        | 5.5                   | V             |  |
| V <sub>FB</sub>                        | Internal reference (                                                          | ΓPS73201)                                  | T <sub>A</sub> = 25°C                                                                                | 1.198           | 1.2                    | 1.21                  | V             |  |
|                                        | Output voltage rang                                                           | e (TPS73201) <sup>(2)</sup>                |                                                                                                      | V <sub>FB</sub> |                        | 5.5 – V <sub>DO</sub> | V             |  |
| V <sub>OUT</sub>                       |                                                                               | Nominal                                    | T <sub>A</sub> = 25°C                                                                                |                 | ±0.5%                  |                       |               |  |
| <b>*</b> 001                           | Accuracy <sup>(1)</sup>                                                       | V <sub>IN</sub> , I <sub>OUT</sub> , and T | $V_{OUT} + 0.5 \text{ V} \le V_{IN} \le 5.5 \text{ V};$<br>10 mA $\le I_{OUT} \le 250 \text{ mA}$    | -1%             | ±0.5%                  | +1%                   |               |  |
| $\Delta V_{OUT} \% / \Delta V_{IN}$    | Line regulation <sup>(1)</sup>                                                |                                            | $V_{OUT(nom)} + 0.5 \text{ V} \le V_{IN} \le 5.5 \text{ V}$                                          |                 | 0.01                   |                       | %/V           |  |
| Δν <sub>ουτ</sub> %/Δι <sub>ουτ</sub>  | Load regulation                                                               |                                            | 1 mA ≤ I <sub>OUT</sub> ≤ 250 mA                                                                     |                 | 0.002                  |                       | %/mA          |  |
| ΔV <sub>OUT</sub> 70/ΔI <sub>OUT</sub> | Load regulation                                                               |                                            | 10 mA ≤ I <sub>OUT</sub> ≤ 250 mA                                                                    |                 | 0.0005                 |                       | 70/IIIA       |  |
| V <sub>DO</sub>                        | Dropout voltage <sup>(3)</sup><br>(V <sub>IN</sub> = V <sub>OUT</sub> (nom) - | - 0.1V)                                    | I <sub>OUT</sub> = 250 mA                                                                            |                 | 40                     | 150                   | mV            |  |
| Z <sub>O</sub> (DO)                    | Output impedance i                                                            | n dropout                                  | $1.7 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{OUT}} + \text{V}_{\text{DO}}$          |                 | 0.25                   |                       | Ω             |  |
| I <sub>CL</sub>                        | Output current limit                                                          |                                            | $V_{OUT} = 0.9 \times V_{OUT(nom)}$                                                                  | 250             | 425                    | 600                   | mA            |  |
| I <sub>SC</sub>                        | Short-circuit current                                                         |                                            | V <sub>OUT</sub> = 0 V                                                                               |                 | 300                    |                       | mA            |  |
| I <sub>REV</sub>                       | Reverse leakage current <sup>(4)</sup> (–I <sub>IN</sub> )                    |                                            | $V_{EN} \le 0.5 \text{ V}, 0 \text{ V} \le V_{IN} \le V_{OUT}$                                       |                 | 0.1                    | 15                    | μA            |  |
|                                        | Ground pin current                                                            |                                            | I <sub>OUT</sub> = 10 mA (I <sub>Q</sub> )                                                           |                 | 400                    | 550                   | μA            |  |
| I <sub>GND</sub>                       | Ground pin current                                                            |                                            | I <sub>OUT</sub> = 250 mA                                                                            |                 | μΛ                     |                       |               |  |
| I <sub>SHDN</sub>                      | Shutdown current (I                                                           | GND)                                       | $V_{EN} \le 0.5 \text{ V}, V_{OUT} \le V_{IN} \le 5.5$                                               |                 | 0.02                   | 1                     | μΑ            |  |
| I <sub>FB</sub>                        | FB pin current (TPS                                                           | 73201)                                     |                                                                                                      |                 | .1                     | .45                   | μΑ            |  |
| PSRR                                   | Power-supply reject                                                           | tion ratio                                 | f = 100 Hz, I <sub>OUT</sub> = 250 mA                                                                | 58              |                        |                       | dB            |  |
| FORK                                   | Power-supply rejection (ripple rejection)                                     |                                            | f = 10 kHz, I <sub>OUT</sub> = 250 mA                                                                |                 | 37                     |                       | uБ            |  |
| V                                      | Output noise voltag                                                           | e                                          | C <sub>OUT</sub> = 10 μF, No C <sub>NR</sub>                                                         |                 | 27 × V <sub>OUT</sub>  |                       | \/            |  |
| V <sub>N</sub>                         | BW = 10 Hz to 100                                                             | kHz                                        | C <sub>OUT</sub> = 10 μF, C <sub>NR</sub> = 0.01 μF                                                  |                 | 8.5 × V <sub>OUT</sub> |                       | $\mu V_{RMS}$ |  |
| t <sub>STR</sub>                       | Startup time                                                                  |                                            | $V_{OUT} = 3 \text{ V, R}_{L} = 30 \Omega$<br>$C_{OUT} = 1  \mu\text{F, C}_{NR} = 0.01  \mu\text{F}$ | 600             |                        |                       | μs            |  |
| V <sub>EN</sub> (HI)                   | Enable high (enabled)                                                         |                                            |                                                                                                      | 1.7             |                        | V <sub>IN</sub>       | V             |  |
| V <sub>EN</sub> (LO)                   | Enable low (shutdov                                                           | wn)                                        |                                                                                                      | 0               |                        | 0.5                   | V             |  |
| I <sub>EN</sub> (HI)                   | Enable pin current (                                                          | enabled)                                   | V <sub>EN</sub> = 5.5 V                                                                              | 0.02            |                        | 0.1                   | μA            |  |
| т                                      | Thormal shutdown t                                                            | tomporatura                                | Shutdown, Temperature increasing                                                                     | 160             |                        |                       | °C            |  |
| T <sub>SD</sub>                        | Thermal shutdown temperature                                                  |                                            | Reset, Temperature decreasing                                                                        | 140             |                        |                       |               |  |
| T <sub>A</sub>                         | Operating ambient t                                                           | temperature                                |                                                                                                      | -55             |                        | 125                   | °C            |  |

<sup>(1)</sup> Minimum  $V_{IN} = V_{OUT} + V_{DO}$  or 1.7 V, whichever is greater.

<sup>(2)</sup> TPS73201 is tested at  $V_{OUT} = 2.5 \text{ V}$ .

<sup>(3)</sup>  $V_{DO}$  is not measured for the TPS73214, TPS73215, or TPS73216, since minimum  $V_{IN}$  = 1.7 V.

<sup>(4)</sup> Fixed-voltage versions only; see the Application and Implementation section for more information.



### 5.3 Typical Characteristics









Figure 5-7. Ground Pin Current vs Output Current







Figure 5-9. Current Limit vs V<sub>OUT</sub> (Foldback)

Figure 5-10. Ground Pin Current in Shutdown vs Temperature





Figure 5-11. Current Limit vs V<sub>IN</sub>

Figure 5-12. Current Limit vs Temperature





Figure 5-13. PSRR (Ripple Rejection) vs Frequency

Figure 5-14. PSRR (Ripple Rejection) vs  $V_{IN}$  –  $V_{OUT}$ 





Figure 5-15. Noise Spectral Density  $C_{NR} = 0 \mu F$ 

Figure 5-16. Noise Spectral Density  $C_{NR}$  = 0.01  $\mu F$ 





Figure 5-17. RMS Noise Voltage vs C<sub>OUT</sub>

Figure 5-18. RMS Noise Voltage vs  $C_{\rm NR}$ 











# **6 Functional Block Diagrams**



Figure 6-1. Fixed Voltage Version



Figure 6-2. Adjustable Voltage Version



# 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 7.1 Application Information

The TPS732xx-EP belongs to a family of new generation LDO regulators that use an NMOS pass transistor to achieve ultra-low-dropout performance, reverse current blockage, and freedom from output capacitor constraints. These features, combined with low noise and an enable input, make the TPS732xx-EP ideal for portable applications. This regulator family offers a wide selection of fixed output voltage versions and an adjustable output version. All versions have thermal and over-current protection, including foldback current limit.

Figure 7-1 shows the basic circuit connections for the fixed voltage models. Figure 7-2 gives the connections for the adjustable output version (TPS73201-EP).



Figure 7-1. Typical Application Circuit for Fixed-Voltage Versions



Figure 7-2. Typical Application Circuit for Adjustable-Voltage Versions

 $R_1$  and  $R_2$  can be calculated for any output voltage using the formula shown in Figure 7-2. Sample resistor values for common output voltages are shown in Figure 6-2. For the best accuracy, make the parallel combination of  $R_1$  and  $R_2$  approximately 19 k $\Omega$ .

#### 7.1.1 Input and Output Capacitor Requirements

Although an input capacitor is not required for stability, it is good analog design practice to connect a  $0.1 \mu F$  to  $1 \mu F$  low ESR capacitor across the input supply near the regulator. This counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated or the device is located several inches from the power source.



www.ti.com

The TPS732xx-EP does not require an output capacitor for stability and has maximum phase margin with no capacitor. It is designed to be stable for all available types and values of capacitors. In applications where  $V_{\text{IN}} - V_{\text{OUT}} < 0.5 \text{ V}$  and multiple low ESR capacitors are in parallel, ringing may occur when the product of  $C_{\text{OUT}}$  and total ESR drops below 50 n $\Omega$ F. Total ESR includes all parasitic resistances, including capacitor ESR and board, socket, and solder joint resistance. In most applications, the sum of capacitor ESR and trace resistance will meet this requirement.

#### 7.1.2 Output Noise

A precision band-gap reference is used to generate the internal reference voltage,  $V_{REF}$ . This reference is the dominant noise source within the TPS732xx-EP and it generates approximately 32  $\mu V_{RMS}$  (10 Hz to 100 kHz) at the reference output (NR). The regulator control loop gains up the reference noise with the same gain as the reference voltage, so that the noise voltage of the regulator is approximately given by:

$$V_{N} = 32\mu V_{RMS} \times \frac{(R_{1} + R_{2})}{R_{2}} = 32\mu V_{RMS} \times \frac{V_{OUT}}{V_{REF}}$$
 (1)

Since the value of V<sub>REF</sub> is 1.2V, this relationship reduces to:

$$V_{N}(\mu V_{RMS}) = 27 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$
 (2)

for the case of no C<sub>NR</sub>.

An internal 27 k $\Omega$  resistor in series with the noise reduction pin (NR) forms a low-pass filter for the voltage reference when an external noise reduction capacitor,  $C_{NR}$ , is connected from NR to ground. For  $C_{NR}$  = 10 nF, the total noise in the 10 Hz to 100 kHz bandwidth is reduced by a factor of ~3.2, giving the approximate relationship:

$$V_{N}(\mu V_{RMS}) = 8.5 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$
 (3)

for  $C_{NR} = 10nF$ .

This noise reduction effect is shown as RMS Noise Voltage vs C<sub>NR</sub> in the Typical Characteristics section.

The TPS73201 adjustable version does not have the noise-reduction pin available. However, connecting a feedback capacitor,  $C_{FB}$ , from the output to the FB pin reduces output noise and improve load transient performance.

The TPS732xx-EP uses an internal charge pump to develop an internal supply voltage sufficient to drive the gate of the NMOS pass element above  $V_{OUT}$ . The charge pump generates ~250  $\mu V$  of switching noise at ~2 MHz; however, charge-pump noise contribution is negligible at the output of the regulator for most values of  $I_{OUT}$  and  $C_{OUT}$ .

## 7.1.3 Board Layout Recommendation to Improve PSRR and Noise Performance

To improve ac performance such as PSRR, output noise, and transient response, it is recommended that the PCB be designed with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the GND pin of the device.

#### 7.1.4 Internal Current Limit

The TPS732xx-EP internal current limit helps protect the regulator during fault conditions. Foldback helps to protect the regulator from damage during output short-circuit conditions by reducing current limit when  $V_{OUT}$  drops below 0.5 V. See Figure 5-9 in the Typical Characteristics section for a graph of  $I_{OUT}$  vs  $V_{OUT}$ .

SGLS346A - JUNE 2006 - REVISED AUGUST 2025



#### 7.1.5 Shutdown

The Enable pin is active high and is compatible with standard TTL-CMOS levels. V<sub>EN</sub> below 0.5 V (max) turns the regulator off and drops the ground pin current to approximately 10 nA. When shutdown capability is not required, the Enable pin can be connected to V<sub>IN</sub>. When a pullup resistor is used, and operation down to 1.8 V is required, use pullup resistor values below 50 k $\Omega$ .

#### 7.1.6 Dropout Voltage

The TPS732xx-EP uses an NMOS pass transistor to achieve extremely low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage (V<sub>DO</sub>), the NMOS pass device is in its linear region of operation and the input-to-output resistance is the R<sub>DS-ON</sub> of the NMOS pass element.

For large step changes in load current, the TPS732xx-EP requires a larger voltage drop from V<sub>IN</sub> to V<sub>OUT</sub> to avoid degraded transient response. The boundary of this transient dropout region is approximately twice the dc dropout. Values of V<sub>IN</sub> - V<sub>OUT</sub> above this line insure normal transient response.

Operating in the transient dropout region can cause an increase in recovery time. The time required to recover from a load transient is a function of the magnitude of the change in load current rate, the rate of change in load current, and the available headroom ( $V_{IN}$  to  $V_{OUT}$  voltage drop). Under worst-case conditions [full-scale instantaneous load change with  $(V_{\text{IN}} - V_{\text{OUT}})$  close to dc dropout levels], the TPS732xx-EP can take a couple of hundred microseconds to return to the specified regulation accuracy.

## 7.1.7 Transient Response

The low open-loop output impedance provided by the NMOS pass element in a voltage follower configuration allows operation without an output capacitor for many applications. As with any regulator, the addition of a capacitor (nominal value 1 µF) from the output pin to ground reduces undershoot magnitude but increase duration. In the adjustable version, the addition of a capacitor, CFB, from the output to the adjust pin also improves the transient response.

The TPS732xx-EP does not have active pulldown when the output is overvoltage. This allows applications that connect higher voltage sources, such as alternate power supplies, to the output. This also results in an output overshoot of several percent if the load current quickly drops to zero when a capacitor is connected to the output. The duration of overshoot can be reduced by adding a load resistor. The overshoot decays at a rate determined by output capacitor COUT and the internal/external load resistance. The rate of decay is given by:

(Fixed voltage version)

$$dV/dt = \frac{V_{OUT}}{C_{OUT} \times 80k\Omega \parallel R_{LOAD}}$$
(4)



(Adjustable voltage version)

$$dV/dt = \frac{V_{OUT}}{C_{OUT} \times 80k\Omega \parallel (R_1 + R_2) \parallel R_{LOAD}}$$
(5)

#### 7.1.8 Reverse Current

The NMOS pass element of the TPS732xx-EP provides inherent protection against current flow from the output of the regulator to the input when the gate of the pass device is pulled low. To ensure that all charge is removed from the gate of the pass element, the enable pin must be driven low before the input voltage is removed. If this is not done, the pass element may be left on due to stored charge on the gate.

After the enable pin is driven low, no bias voltage is needed on any pin for reverse current blocking. Note that reverse current is specified as the current flowing out of the IN pin due to voltage applied on the OUT pin. There will be additional current flowing into the OUT pin due to the  $80-k\Omega$  internal resistor divider to ground (see the *Functional Block Diagrams* section).

For the TPS73201, reverse current may flow when  $V_{FB}$  is more than 1 V above  $V_{IN}$ .

#### 7.1.9 Thermal Protection

Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This limits the dissipation of the regulator, protecting it from damage due to overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 35°C above the maximum expected ambient condition of your application. This produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS732xx-EP has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS732xx-EP into thermal shutdown will degrade device reliability.

#### 7.1.10 Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low-K and high-K boards are shown in the Power Dissipation Ratings table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves the heat-sink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation is equal to the product of the output current times the voltage drop across the output pass element ( $V_{IN}$  to  $V_{OUT}$ ):

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(6)

Power dissipation can be minimized by using the lowest possible input voltage necessary to assure the required output voltage.

#### 7.1.11 Package Mounting

Solder pad footprint recommendations for the TPS732xx-EP are presented in Application Bulletin *Solder Pad Recommendations for Surface-Mount Devices* application note, available from the Texas Instruments web site at www.ti.com.



# 8 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed in this section.

### 8.1 Device Support

#### 8.1.1 Device Nomenclature

#### **Table 8-1. Available Options**

| PRODUCT <sup>(1)</sup>        | DESCRIPTION <sup>(2)</sup>                                                                                                                             |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS732 <b>xx <i>yyy z</i></b> | xx is the nominal output voltage (for example, 25 = 2.5 V, 01 = Adjustable <sup>(3)</sup> ). yyy is the package designator. z is the package quantity. |

- (1) For the most current specification and package information, see the Package Option Addendum located at the end of this data sheet or see the TI website at www.ti.com.
- (2) Output voltages from 1.2 V to 4.5 V in 50-mV increments are available through the use of innovative factory EEPROM programming; minimum order quantities may apply. Contact factory for details and availability.
- (3) For fixed 1.2 V operation, tie FB to OUT.

### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision \* (June 2006) to Revision A (August 2025)

Page





# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

1-Aug-2025

### **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS73201MDBVREP       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKJM             |
| TPS73201MDBVREP.A     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKJM             |
| TPS73215MDBVREP       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKKM             |
| TPS73215MDBVREP.A     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKKM             |
| TPS73216MDBVREP       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKLM             |
| TPS73216MDBVREP.A     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKLM             |
| TPS73218MDBVREP       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKMM             |
| TPS73218MDBVREP.A     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKMM             |
| TPS73225MDBVREP       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKNM             |
| TPS73225MDBVREP.A     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKNM             |
| TPS73230MDBVREP       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKOM             |
| TPS73230MDBVREP.A     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKOM             |
| TPS73233MDBVREP       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKPM             |
| TPS73233MDBVREP.A     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKPM             |
| TPS73250MDBVREP       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKQM             |
| TPS73250MDBVREP.A     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKQM             |
| V62/06644-01XE        | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKJM             |
| V62/06644-02XE        | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKKM             |
| V62/06644-03XE        | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKLM             |
| V62/06644-04XE        | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKMM             |
| V62/06644-05XE        | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKNM             |
| V62/06644-06XE        | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKOM             |
| V62/06644-07XE        | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKPM             |
| V62/06644-08XE        | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | PKQM             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.



# PACKAGE OPTION ADDENDUM

www.ti.com 1-Aug-2025

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 1-Aug-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS73201MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS73215MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS73216MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS73218MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS73225MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS73230MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS73233MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS73250MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |



www.ti.com 1-Aug-2025



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS73201MDBVREP | SOT-23       | DBV             | 5    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS73215MDBVREP | SOT-23       | DBV             | 5    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS73216MDBVREP | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS73218MDBVREP | SOT-23       | DBV             | 5    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS73225MDBVREP | SOT-23       | DBV             | 5    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS73230MDBVREP | SOT-23       | DBV             | 5    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS73233MDBVREP | SOT-23       | DBV             | 5    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS73250MDBVREP | SOT-23       | DBV             | 5    | 3000 | 200.0       | 183.0      | 25.0        |



SMALL OUTLINE TRANSISTOR



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated