

# 512 K × 24 Static RAM

#### **Features**

- High speed
  □ t<sub>AA</sub> = 8 ns
- Low active power □ 1080 mW (max)
- Operating voltages of 3.3 ± 0.3 V
- 2.0 V data retention
- Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Easy memory expansion with  $\overline{CE}_0$ ,  $\overline{CE}_1$  and  $\overline{CE}_2$  features
- Available in non Pb-free 119 ball PBGA.

#### **Functional Description**

The CY7C1012AV33 is a high-performance CMOS static RAM organized as 512 K words by 24 bits. Each data byte is separately controlled by the individual chip selects ( $\overline{CE}_0$ ,  $\overline{CE}_1$ ,  $\overline{CE}_2$ ).  $\overline{CE}_0$  controls the data on the I/O<sub>0</sub>–I/O<sub>7</sub>, while  $\overline{CE}_1$  controls the data on I/O<sub>8</sub>–I/O<sub>15</sub>, and  $\overline{CE}_2$  controls the data on the data pins I/O<sub>16</sub>–I/O<sub>23</sub>. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

Writing the data bytes into the SRAM is accomplished when the chip select controlling that byte is LOW and the write enable input (WE) input is LOW. Data on the respective input/output (I/O) pins is then written into the location specified on the address pins  $(A_0-A_{18})$ . Asserting all of the chip selects LOW and write enable LOW will write all 24 bits of data into the SRAM. Output enable  $(\overline{OE})$  is ignored while in WRITE mode.

Data bytes can also be individually read from the device. Reading a byte is accomplished when the chip select controlling that byte is LOW and write enable (WE) HIGH while output enable (OE) remains LOW. Under these conditions, the contents of the memory location specified on the address pins will appear on the specified data input/output (I/O) pins. Asserting all the chip selects LOW will read all 24 bits of data from the SRAM.

The 24 I/O pins (I/O $_0$ -I/O $_2$ 3) are placed in a high-impedance state when all the chip selects are HIGH or when the output enable ( $\overline{OE}$ ) is HIGH during a READ mode. For further details, refer to the truth table of this data sheet.

The CY7C1012AV33 is available in a standard 119-ball PBGA. For a complete list of related documentation, click here.

### **Functional Block Diagram**







### Contents

| Selection Guide               | 3 |
|-------------------------------|---|
| Pin Configurations            | 3 |
| Maximum Ratings               | 4 |
| Operating Range               | 4 |
| DC Electrical Characteristics |   |
| Capacitance                   |   |
| AC Test Loads and Waveforms   |   |
| AC Switching Characteristics  | 6 |
| Switching Waveforms           |   |
| Truth Table                   |   |
| Ordering Information          |   |
| Ordering Code Definitions     |   |

| Package Diagram                         | 11 |
|-----------------------------------------|----|
| Acronyms                                | 12 |
| Document Conventions                    | 12 |
| Units of Measure                        | 12 |
| Document History Page                   | 13 |
| Sales, Solutions, and Legal Information | 14 |
| Worldwide Sales and Design Support      | 14 |
| Products                                | 14 |
| PSoC® Solutions                         | 14 |
| Cypress Developer Community             | 14 |
| Technical Support                       | 14 |



### **Selection Guide**

| Description                  | -8                      | Unit |    |
|------------------------------|-------------------------|------|----|
| Maximum Access Time          |                         | 8    | ns |
| Maximum Operating Current    | 300                     | mA   |    |
|                              | Industrial              | 300  |    |
| Maximum CMOS Standby Current | Commercial / Industrial | 50   | mA |

# **Pin Configurations**

Figure 1. 119-ball PBGA pinout (Top View) [1, 2]

|   | 1                 | 2        | 3               | 4               | 5               | 6        | 7                 |
|---|-------------------|----------|-----------------|-----------------|-----------------|----------|-------------------|
| Α | NC                | Α        | Α               | Α               | Α               | Α        | NC                |
| В | NC                | Α        | Α               | CE <sub>0</sub> | Α               | Α        | NC                |
| С | I/O <sub>12</sub> | NC       | CE <sub>1</sub> | NC              | CE <sub>2</sub> | NC       | I/O <sub>0</sub>  |
| D | I/O <sub>13</sub> | $V_{DD}$ | $V_{SS}$        | $V_{SS}$        | V <sub>SS</sub> | $V_{DD}$ | I/O <sub>1</sub>  |
| E | I/O <sub>14</sub> | $V_{SS}$ | $V_{DD}$        | $V_{SS}$        | $V_{DD}$        | $V_{SS}$ | I/O <sub>2</sub>  |
| F | I/O <sub>15</sub> | $V_{DD}$ | $V_{SS}$        | $V_{SS}$        | $V_{SS}$        | $V_{DD}$ | I/O <sub>3</sub>  |
| G | I/O <sub>16</sub> | $V_{SS}$ | $V_{DD}$        | $V_{SS}$        | $V_{DD}$        | $V_{SS}$ | I/O <sub>4</sub>  |
| Н | I/O <sub>17</sub> | $V_{DD}$ | $V_{SS}$        | $V_{SS}$        | V <sub>SS</sub> | $V_{DD}$ | I/O <sub>5</sub>  |
| J | NC                | $V_{SS}$ | $V_{DD}$        | $V_{SS}$        | $V_{DD}$        | $V_{SS}$ | DNU               |
| K | I/O <sub>18</sub> | $V_{DD}$ | $V_{SS}$        | $V_{SS}$        | $V_{SS}$        | $V_{DD}$ | I/O <sub>6</sub>  |
| L | I/O <sub>19</sub> | $V_{SS}$ | $V_{DD}$        | $V_{SS}$        | $V_{DD}$        | $V_{SS}$ | I/O <sub>7</sub>  |
| М | I/O <sub>20</sub> | $V_{DD}$ | $V_{SS}$        | $V_{SS}$        | $V_{SS}$        | $V_{DD}$ | I/O <sub>8</sub>  |
| N | I/O <sub>21</sub> | $V_{SS}$ | $V_{DD}$        | $V_{SS}$        | $V_{DD}$        | $V_{SS}$ | I/O <sub>9</sub>  |
| Р | I/O <sub>22</sub> | $V_{DD}$ | $V_{SS}$        | $V_{SS}$        | $V_{SS}$        | $V_{DD}$ | I/O <sub>10</sub> |
| R | I/O <sub>23</sub> | Α        | NC              | NC              | NC              | Α        | I/O <sub>11</sub> |
| Т | NC                | Α        | Α               | WE              | Α               | Α        | NC                |
| U | NC                | Α        | Α               | ŌĒ              | Α               | Α        | NC                |

Notes
1. NC pins are not connected on the die.
2. DNU pins have to be left floating or tied to VSS to ensure proper application.

Page 4 of 14



## **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

Storage Temperature ......-65 °C to +150 °C Ambient Temperature with

Supply Voltage on  $V_{CC}$  to Relative GND<sup>[3]</sup> .....–0.5 V to +4.6 V

| DC Voltage Applied to Outpu | uts                                     |
|-----------------------------|-----------------------------------------|
| in high Z State [3]         | uts<br>0.5 V to V <sub>CC</sub> + 0.5 V |
| DC Input Voltage [3]        | 0.5 V to V <sub>CC</sub> + 0.5 V        |
| Current into Outputs (LOW)  | 20 mA                                   |

## **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |
|------------|---------------------|-----------------|
| Commercial | 0 °C to +70 °C      | $3.3~V\pm0.3~V$ |
| Industrial | –40 °C to +85 °C    |                 |

#### **DC Electrical Characteristics**

Over the Operating Range

| Doromotor           | Description                                      | Toot Com                                                                                                                                                                                                                   | Test Conditions [4]        |      |                       | Unit |
|---------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|-----------------------|------|
| Parameter           | Description                                      | rest con                                                                                                                                                                                                                   |                            |      |                       | Unit |
| V <sub>OH</sub>     | Output HIGH Voltage                              | $V_{CC}$ = Min, $I_{OH}$ = -4.0 n                                                                                                                                                                                          | nA                         | 2.4  | _                     | V    |
| V <sub>OL</sub>     | Output LOW Voltage                               | $V_{CC}$ = Min, $I_{OL}$ = 8.0 m/s                                                                                                                                                                                         | 4                          | _    | 0.4                   | V    |
| V <sub>IH</sub>     | Input HIGH Voltage                               |                                                                                                                                                                                                                            |                            | 2.0  | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub> [3] | Input LOW Voltage                                |                                                                                                                                                                                                                            |                            | -0.3 | 0.8                   | V    |
| I <sub>IX</sub>     | Input Leakage Current                            | $GND \le V_1 \le V_{CC}$                                                                                                                                                                                                   |                            | -1   | +1                    | μΑ   |
| I <sub>OZ</sub>     | Output Leakage Current                           | $GND \le V_{OUT} \le V_{CC}$ , Ou                                                                                                                                                                                          | tput Disabled              | -1   | +1                    | μΑ   |
| I <sub>CC</sub>     | V <sub>CC</sub> Operating Supply Current         | $V_{CC} = Max,$<br>$f = f_{MAX} = 1/t_{RC}$                                                                                                                                                                                | Commercial                 | _    | 300                   | mA   |
|                     |                                                  |                                                                                                                                                                                                                            | Industrial                 | _    | 300                   | mA   |
| I <sub>SB1</sub>    | Automatic CE Power-down<br>Current – TTL Inputs  | $\begin{aligned} &\text{Max V}_{CC}, \overline{CE} \geq V_{IH}, \\ &V_{IN} \geq V_{IH} \text{ or } V_{IN} \leq V_{IL}, \text{ f} \end{aligned}$                                                                            | = f <sub>MAX</sub>         | _    | 100                   | mA   |
| I <sub>SB2</sub>    | Automatic CE Power-down<br>Current – CMOS Inputs | $\begin{array}{l} \underline{\text{Max}} \ V_{CC}, \\ \text{CE} \geq V_{CC} - 0.3 \ \text{V}, \\ V_{\text{IN}} \geq V_{CC} - 0.3 \ \text{V}, \\ \text{or} \ V_{\text{IN}} \leq 0.3 \ \text{V}, \ \text{f} = 0 \end{array}$ | Commercial /<br>Industrial | -    | 50                    | mA   |

#### Notes

Document Number: 38-05254 Rev. \*J

V<sub>II</sub> (min) = -2.0 V for pulse durations of less than 20 ns.
 CE refers to a combination of CE<sub>0</sub>, CE<sub>1</sub>, and CE<sub>2</sub>. CE is active LOW when all three of these signals are active LOW at the same time.



## Capacitance

| Parameter [5]    | ter [5] Description Test Conditions |                                                                      | Max | Unit |
|------------------|-------------------------------------|----------------------------------------------------------------------|-----|------|
| C <sub>IN</sub>  | Input Capacitance                   | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 3.3 \text{V}$ | 8   | pF   |
| C <sub>OUT</sub> | I/O Capacitance                     |                                                                      | 10  | pF   |

### **AC Test Loads and Waveforms**

Figure 2. AC Test Loads and Waveforms [6]



#### Notes

- 5. Tested initially and after any design or process changes that may affect these parameters.
   6. Valid SRAM operation does not occur until the power supplies have reached the minimum operating V<sub>DD</sub> (3.0 V). As soon as 1 ms (T<sub>power</sub>) after reaching the minimum operating V<sub>DD</sub>, normal SRAM operation can begin including reduction in V<sub>DD</sub> to the data retention (V<sub>CCDR</sub>, 2.0 V) voltage.



### **AC Switching Characteristics**

Over the Operating Range

| Parameter [7]                     | Description .                                                                                                      |     | 8   | 11:4 |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------|-----|-----|------|
| Parameter 11                      | Description                                                                                                        | Min | Max | Unit |
| Read Cycle                        |                                                                                                                    | ·   |     |      |
| t <sub>power</sub> <sup>[8]</sup> | V <sub>CC</sub> (typical) to the first access                                                                      | 1   | _   | ms   |
| t <sub>RC</sub>                   | Read Cycle Time                                                                                                    | 8   | _   | ns   |
| t <sub>AA</sub>                   | Address to Data Valid                                                                                              | -   | 8   | ns   |
| t <sub>OHA</sub>                  | Data Hold from Address Change                                                                                      | 3   | _   | ns   |
| t <sub>ACE</sub>                  | $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ LOW to Data Valid                                    | _   | 8   | ns   |
| t <sub>DOE</sub>                  | OE LOW to Data Valid                                                                                               | _   | 5   | ns   |
| t <sub>LZOE</sub>                 | OE LOW to low Z <sup>[9]</sup>                                                                                     | 1   | _   | ns   |
| t <sub>HZOE</sub>                 | OE HIGH to high Z <sup>[9]</sup>                                                                                   | _   | 5   | ns   |
| t <sub>LZCE</sub>                 | $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ LOW to low $Z^{[9]}$                                 | 3   | _   | ns   |
| t <sub>HZCE</sub>                 | $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , or $\overline{\text{CE}}_3$ HIGH to high $Z^{[9]}$           | _   | 5   | ns   |
| t <sub>PU</sub>                   | $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ LOW to power-up <sup>[10]</sup> | 0   | _   | ns   |
| t <sub>PD</sub>                   | CE <sub>1</sub> , CE <sub>2</sub> , or CE <sub>3</sub> HIGH to power-down <sup>[10]</sup>                          | -   | 8   | ns   |
| t <sub>DBE</sub>                  | Byte Enable to Data Valid                                                                                          | -   | 5   | ns   |
| t <sub>LZBE</sub>                 | Byte Enable to low Z <sup>[9]</sup>                                                                                | 1   | _   | ns   |
| t <sub>HZBE</sub>                 | Byte Disable to high Z <sup>[9]</sup>                                                                              | -   | 5   | ns   |
| Write Cycle <sup>[11,</sup>       | 12]                                                                                                                | ·   |     |      |
| t <sub>WC</sub>                   | Write Cycle Time                                                                                                   | 8   | _   | ns   |
| t <sub>SCE</sub>                  | CE <sub>1</sub> , CE <sub>2</sub> , and CE <sub>3</sub> LOW to Write End                                           | 6   | _   | ns   |
| t <sub>AW</sub>                   | Address Set-up to Write End                                                                                        | 6   | _   | ns   |
| t <sub>HA</sub>                   | Address Hold from Write End                                                                                        | 0   | _   | ns   |
| t <sub>SA</sub>                   | Address Set-up to Write Start                                                                                      | 0   | _   | ns   |
| t <sub>PWE</sub>                  | WE Pulse Width                                                                                                     | 6   | _   | ns   |
| t <sub>SD</sub>                   | Data Set-up to Write End                                                                                           | 5   | _   | ns   |
| t <sub>HD</sub>                   | Data Hold from Write End                                                                                           | 0   | _   | ns   |
| t <sub>LZWE</sub>                 | WE HIGH to low Z <sup>[13]</sup>                                                                                   | 3   | _   | ns   |
| t <sub>HZWE</sub>                 | WE LOW to high Z <sup>[13]</sup>                                                                                   | _   | 5   | ns   |
| t <sub>BW</sub>                   | Byte Enable to End of Write                                                                                        | 6   | _   | ns   |

- Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and transmission line loads. Test conditions for the read cycle use output loading as shown in part (a) of the Figure 2, unless specified otherwise.

  This part has a voltage regulator which steps down the voltage from 3 V to 2 V internally. t<sub>power</sub> time has to be provided initially before a read/write operation is started. t<sub>HZOE</sub>, t<sub>HZWE</sub>, t<sub>HZBE</sub>, and t<sub>LZOE</sub>, t<sub>LZOE</sub>, t<sub>LZWE</sub>, t<sub>LZBE</sub> are specified with a load capacitance of 5 pF as in part (b) of Figure 2. Transition is measured ±200 mV from steady-state voltage.

10. These parameters are guaranteed by design and are not tested.

11. The internal write time of the memory is defined by the overlap of  $\overline{CE}_1$ ,  $\overline{CE}_2$ , and  $\overline{CE}_3$  LOW and  $\overline{WE}$  LOW. The chip enables must be active and  $\overline{WE}$  must be LOW to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.

<sup>12.</sup> The minimum write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.

13. t<sub>HZOE</sub>, t<sub>HZDE</sub>, t<sub>HZDE</sub>, t<sub>HZDE</sub>, and t<sub>LZOE</sub>, t<sub>LZWE</sub>, t<sub>LZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of Figure 2 on page 5. Transition is measured ±200 mV from steady-state voltage.



## **Switching Waveforms**

Figure 3. Read Cycle No. 1 [14, 15]



Figure 4. Read Cycle No. 2 (OE Controlled) [15, 16, 17]



Figure 5. Write Cycle No. 1 (CE Controlled) [17, 18, 19]



- 14. <u>Device</u> is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ .

  15. WE is HIGH for read cycle.

  16. Address valid prior to or coincident with  $\overline{CE}$  transition LOW.

  17.  $\overline{CE}$  refers to a combination of  $\overline{CE}_0$ ,  $\overline{CE}_1$ , and  $\overline{CE}_2$ .  $\overline{CE}$  is active LOW when all three of these signals are active LOW at the same time.

  18. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ .

  19. If  $\overline{CE}$  goes HIGH simultaneously with  $\overline{WE}$  going HIGH, the output remains in a high-impedance state.



## **Switching Waveforms** (continued)

Figure 6. Write Cycle No. 2 (WE Controlled, OE HIGH During Write) [20, 21]



Figure 7. Write Cycle No. 3 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW) [21, 23]



- 20. Data I/O is high impedance if  $\overline{OE} = V_{IJ}$ .
  21. If  $\overline{CE}$  goes HIGH simultaneously with  $\overline{WE}$  going HIGH, the output remains in a high-impedance state.
- 22. <u>During this period the I/Os are in the output state and input signals should not be applied.</u>
  23. CE refers to a combination of CE<sub>0</sub>, CE<sub>1</sub>, and CE<sub>2</sub>. CE is active LOW when all three of these signals are active LOW at the same time.



## **Truth Table**

| CE <sub>0</sub> | CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | I/O <sub>0</sub> -I/O <sub>23</sub>           | Mode                       | Power                      |
|-----------------|-----------------|-----------------|----|----|-----------------------------------------------|----------------------------|----------------------------|
| Н               | Н               | Н               | Х  | Х  | High Z                                        | Power-down                 | Standby (I <sub>SB</sub> ) |
| L               | Н               | Н               | L  | Н  | I/O <sub>0</sub> –I/O <sub>7</sub> Data Out   | Read                       | Active (I <sub>CC</sub> )  |
| Н               | L               | Н               | L  | Н  | I/O <sub>8</sub> –I/O <sub>15</sub> Data Out  | Read                       | Active (I <sub>CC</sub> )  |
| Н               | Н               | L               | L  | Н  | I/O <sub>16</sub> -I/O <sub>23</sub> Data Out | Read                       | Active (I <sub>CC</sub> )  |
| L               | L               | L               | L  | Н  | Full Data Out Read Ac                         |                            | Active (I <sub>CC</sub> )  |
| L               | Н               | Н               | Х  | L  | I/O <sub>0</sub> –I/O <sub>7</sub> Data In    | Write                      | Active (I <sub>CC</sub> )  |
| Н               | L               | Н               | Х  | L  | I/O <sub>8</sub> –I/O <sub>15</sub> Data In   | Write                      | Active (I <sub>CC</sub> )  |
| Н               | Н               | L               | Х  | L  | I/O <sub>16</sub> -I/O <sub>23</sub> Data In  | Write                      | Active (I <sub>CC</sub> )  |
| L               | L               | L               | Χ  | L  | Full Data In                                  | ull Data In Write Act      |                            |
| L               | L               | L               | Н  | Н  | High Z                                        | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |



## **Ordering Information**

|   | Speed<br>(ns) | Ordering Code     | Package<br>Diagram | Package Type                     | Operating<br>Range |
|---|---------------|-------------------|--------------------|----------------------------------|--------------------|
| Ī | 8             | CY7C1012AV33-8BGC | 51-85115           | 119-ball (14 × 22 × 2.4 mm) PBGA | Commercial         |

## **Ordering Code Definitions**





## **Package Diagram**

Figure 8. 119-ball PBGA (14 × 22 × 2.4 mm) BG119 Package Outline, 51-85115





NOTE:

Package Weight: See Cypress Package Material Declaration Datasheet (PMDD) posted on the Cypress web.

51-85115 \*D



## Acronyms

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | Complementary Metal Oxide Semiconductor |
| CE      | Chip Enable                             |
| I/O     | Input/Output                            |
| OE      | Output Enable                           |
| PBGA    | Plastic Ball Grid Array                 |
| SRAM    | Static Random Access Memory             |
| TTL     | Transistor-Transistor Logic             |
| WE      | Write Enable                            |

## **Document Conventions**

#### **Units of Measure**

| Symbol | Unit of Measure |  |  |  |
|--------|-----------------|--|--|--|
| °C     | degree Celsius  |  |  |  |
| MHz    | megahertz       |  |  |  |
| μΑ     | microampere     |  |  |  |
| mA     | milliampere     |  |  |  |
| mm     | millimeter      |  |  |  |
| ms     | millisecond     |  |  |  |
| mV     | millivolt       |  |  |  |
| mW     | milliwatt       |  |  |  |
| ns     | nanosecond      |  |  |  |
| %      | percent         |  |  |  |
| pF     | picofarad       |  |  |  |
| V      | volt            |  |  |  |
| W      | watt            |  |  |  |



# **Document History Page**

| Document Title: CY7C1012AV33, 512 K × 24 Static RAM<br>Document Number: 38-05254 |         |            |                    |                                                                                                                                                                                                                                                       |  |
|----------------------------------------------------------------------------------|---------|------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev.                                                                             | ECN No. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                 |  |
| **                                                                               | 113711  | 03/11/02   | NSL                | New data sheet.                                                                                                                                                                                                                                       |  |
| *A                                                                               | 117057  | 07/31/02   | DFP                | Removed 15-ns bin                                                                                                                                                                                                                                     |  |
| *B                                                                               | 117988  | 09/03/02   | DFP                | Added 8-ns bin                                                                                                                                                                                                                                        |  |
| *C                                                                               | 118992  | 09/19/02   | DFP                | Change Cin (input capacitance) from 6 pF to 8 pF<br>Change Cout (output capacitance) from 8 pF to 10 pF                                                                                                                                               |  |
| *D                                                                               | 120382  | 11/15/02   | DFP                | Final data sheet. Added note 4 to "AC Test Loads and Waveforms"                                                                                                                                                                                       |  |
| *E                                                                               | 492137  | See ECN    | NXR                | Removed 12 ns speed bin from product offering Included note #1 and 2 on page #2 Changed the description of I <sub>IX</sub> from Input Load Current to Input Leakage Current in DC Electrical Characteristics table Updated Ordering Information Table |  |
| *F                                                                               | 2896044 | 03/19/2010 | AJU                | Updated Ordering Information Table Updated Package Diagram Added Sales, Solutions, and Legal Information                                                                                                                                              |  |
| *G                                                                               | 3097955 | 11/30/2010 | PRAS               | Added Ordering Code Definitions. Added Acronyms and Units of Measure. Minor edits.                                                                                                                                                                    |  |
| *H                                                                               | 3086499 | 06/07/2011 | AJU                | Updated Selection Guide (Removed -10 column). Updated DC Electrical Characteristics (Removed -10 column). Updated AC Switching Characteristics (Removed -10 column). Updated in new template.                                                         |  |
| *                                                                                | 4212876 | 12/06/2013 | VINI               | Updated Package Diagram: spec 51-85115 – Changed revision from *C to *D. Updated in new template. Completing Sunset Review.                                                                                                                           |  |
| *J                                                                               | 4573215 | 11/18/2014 | VINI               | Added related documentation hyperlink in page 1.                                                                                                                                                                                                      |  |



### Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive Clocks & Buffers Interface

Lighting & Power Control

Memory
PSoC
Touch Sensing
USB Controllers
Wireless/RF

cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless

#### PSoC® Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

#### **Cypress Developer Community**

Community | Forums | Blogs | Video | Training

#### **Technical Support**

cypress.com/go/support

© Cypress Semiconductor Corporation, 2002-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.