

# LP38511-1.8 800 mA Fast-Transient Response Low-Dropout Linear Voltage Regulator with Error Flag

Check for Samples: LP38511

#### **FEATURES**

- 2.25V to 5.5V Input Voltage Range
- 1.8V Fixed Output Voltage
- 800 mA Output Load Current
- +/- 2.5% V<sub>OUT</sub> Accuracy over Line, Load, and Full-Temperature Range from -40°C to +125°C
- Stable with tiny 10 µF Ceramic Capacitors
- 0.20% Output Voltage Load Regulation from 10 mA to 800 mA
- **Enable pin**
- **Error Flag Indicates Status of Output Voltage**
- 1 µA of Quiescent Current in Shutdown
- 40dB of PSRR at 100 kHz
- **Over-Temperature and Over-Current Protection**
- DDPAK/TO-263 and PFM Surface Mount **Packages**

#### **APPLICATIONS**

- Digital Core ASICs, FPGAs, and DSPs
- **Servers**
- Routers and Switches
- **Base Stations**
- **Storage Area Networks**
- **DDR2 Memory**

#### **Typical Application Circuit**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

## DESCRIPTION

The LP38511-1.8 Fast-Transient Response Low-Dropout Voltage Regulator offers the highestperformance in meeting AC and DC accuracy requirements for powering Digital Cores. The LP38511-1.8 uses a proprietary control loop that enables extremely fast response to change in line conditions and load demands. Output Voltage DC accuracy is specified at ±2.5% over line, load and full temperature range from -40°C to +125°C. The LP38511-1.8 is designed for inputs from the 2.5V, 3.3V, and 5.0V rail, is stable with 10uF ceramic capacitors, and has a fixed 1.8V output. An Error Flag feature monitors the output voltage and notifies the system processor when the output voltage falls more than 15% below the nominal value. The LP38511-1.8 provides excellent transient performance to meet the demand of high performance digital core ASICs, DSPs, and FPGAs found in highly-intensive applications such as servers, routers/switches, and base stations.



## **Connection Diagrams**



Figure 1. Top View DDPAK/TO-263 5 Pin Package



Figure 2. Top View PFM 5 Pin Package

#### PIN DESCRIPTIONS FOR DDPAK/TO-263 AND PFM PACKAGES

| Pin #   | Pin Name | Function                                                                                                                                                                                                                 |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | EN       | Enable. Pull high to enable the output, low to disable the output. This pin has no internal bias and must be tied to the input voltage, or actively driven.                                                              |
| 2       | IN       | Input Supply Pin                                                                                                                                                                                                         |
| 3       | GND      | Ground                                                                                                                                                                                                                   |
| 4       | OUT      | Regulated Output Voltage Pin                                                                                                                                                                                             |
| 5       | ERROR    | $\overline{\text{ERROR}}$ Flag. A high level indicates that $V_{\text{OUT}}$ is within 15% ( $V_{\text{OUT}}$ falling) of the nominal regulated voltage.                                                                 |
| TAB/DAP | TAB/DAP  | The DDPAK/TO-263 TAB, and the PFM DAP, is used as a thermal connection to remove heat from the device to an external heatsink. The TAB/DAP is internally connected to device pin 3, and is electrical ground connection. |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **ABSOLUTE MAXIMUM RATINGS**(1)(2)

| Storage Temperature Range     | Storage Temperature Range |                    |  |  |
|-------------------------------|---------------------------|--------------------|--|--|
| Peak Reflow Temperature (3)   | DDPAK/TO-263              | 260°C, 30s         |  |  |
| ESD Rating <sup>(4)</sup>     | ±2 kV                     |                    |  |  |
| Power Dissipation (5)         | Internally Limited        |                    |  |  |
| Input Pin Voltage (Survival)  | -0.3V to +6.0V            |                    |  |  |
| Enable Pin Voltage (Survival) |                           | -0.3V to +6.0      |  |  |
| Output Pin Voltage (Survival) |                           | -0.3V to +6.0V     |  |  |
| ERROR Pin Voltage (Survival)  |                           | 0.3V to +6.0V      |  |  |
| I <sub>OUT</sub> (Survival)   |                           | Internally Limited |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but does not ensure specific performance limits. For ensured specifications and conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
- (3) Refer to JEDEC J-STD-020C for surface mount device (SMD) package reflow profiles and conditions. Unless otherwise stated, the temperatures and times are for Sn-Pb (STD) only.
- (4) The human body model is a 100pF capacitor discharged through a 1.5kΩ resistor into each pin. Test method is per JESD22-A114.
- (5) Device operation must be evaluated, and derated as needed, based on ambient temperature (T<sub>A</sub>), power dissipation (P<sub>D</sub>), maximum allowable operating junction temperature (T<sub>J(MAX)</sub>), and package thermal resistance (θ<sub>JA</sub>).

#### OPERATING RATINGS(1)

| Input Supply Voltage, V <sub>IN</sub> | 2.25V to 5.5V           |
|---------------------------------------|-------------------------|
| Enable Input Voltage, V <sub>EN</sub> | 0.0V to 5.5V            |
| ERROR Pin Voltage                     | 0.0V to V <sub>IN</sub> |
| Output Current (DC)                   | 0 mA to 800 mA          |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but does not ensure specific performance limits. For ensured specifications and conditions, see the Electrical Characteristics.



# **OPERATING RATINGS**<sup>(1)</sup> (continued)

Junction Temperature<sup>(2)</sup> -40°C to +125°C

(2) Device operation must be evaluated, and derated as needed, based on ambient temperature (T<sub>A</sub>), power dissipation (P<sub>D</sub>), maximum allowable operating junction temperature (T<sub>J(MAX)</sub>), and package thermal resistance (θ<sub>JA</sub>).

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified:  $V_{IN} = 2.5V$ ,  $I_{OUT} = 10$  mA,  $C_{IN} = 10$   $\mu$ F,  $C_{OUT} = 10$   $\mu$ F,  $V_{EN} = V_{IN}$ . Limits in standard type are for  $T_J = 25^{\circ}$ C only; limits in **boldface type** apply over the junction temperature ( $T_J$ ) range of -40°C to +125°C. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only.

| Symbol                          | Parameter                                           | Conditions                                                                       | Min                 | Тур                 | Max                 | Units |
|---------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------|---------------------|---------------------|---------------------|-------|
| V <sub>OUT</sub>                | Output Voltage Tolerance <sup>(1)</sup>             | 2.25V ≤ V <sub>IN</sub> ≤ 5.5V<br>10 mA ≤ I <sub>OUT</sub> ≤ 800 mA              | -1.0<br><b>-2.5</b> | 0                   | +1.0<br><b>+2.5</b> | %     |
| $\Delta V_{OUT}/\Delta V_{IN}$  | Output Voltage Line<br>Regulation <sup>(1)(2)</sup> | 2.25V ≤ V <sub>IN</sub> ≤ 5.5V                                                   | -                   | 0.02<br><b>0.06</b> | -                   | %/V   |
| $\Delta V_{OUT}/\Delta I_{OUT}$ | Output Voltage Load<br>Regulation <sup>(1)(3)</sup> | 10 mA ≤ I <sub>OUT</sub> ≤ 800 mA                                                | -                   | 0.25<br><b>0.40</b> | -                   | %/A   |
| V <sub>DO</sub>                 | Dropout Voltage <sup>(4)</sup>                      | I <sub>OUT</sub> = 800 mA                                                        | -                   | 135                 | 225<br><b>260</b>   | mV    |
|                                 | Ground Pin Current, Output                          | I <sub>OUT</sub> = 10 mA<br>ERROR pin = GND                                      | -                   | 7.5                 | 11<br><b>12</b>     | 0     |
| $I_{GND}$                       | Enabled                                             | $I_{OUT} = 800 \text{ mA}$<br>$\overline{\text{ERROR}} \text{ pin} = \text{GND}$ | -                   | 9.5                 | 13<br><b>14</b>     | - mA  |
|                                 | Ground Pin Current, Output<br>Disabled              | $V_{EN} = 0.50V$<br>$\overline{\text{ERROR}}$ pin = GND                          | -                   | 0.1                 | 3.5<br><b>12</b>    | μА    |
| I <sub>SC</sub>                 | Short Circuit Current                               | V <sub>OUT</sub> = 0V                                                            | -                   | 1.5                 | -                   | А     |
| Enable Input                    |                                                     |                                                                                  |                     |                     |                     |       |
| V <sub>EN(ON)</sub>             | Enable ON Threshold                                 | $V_{EN}$ rising from 0.50V until $V_{OUT} = ON$                                  | 0.90<br><b>0.80</b> | 1.20                | 1.50<br><b>1.60</b> | V     |
| V <sub>EN(OFF)</sub>            | Enable OFF Threshold                                | V <sub>EN</sub> falling from 1.60V until V <sub>OUT</sub> = OFF                  | 0.60<br><b>0.50</b> | 1.00                | 1.40<br><b>1.50</b> | V     |
| V <sub>EN(HYS)</sub>            | Enable Hysteresis                                   | V <sub>EN(ON)</sub> - V <sub>EN(OFF)</sub>                                       | -                   | 200                 | -                   | mV    |
| t <sub>d(OFF)</sub>             | Turn-off delay                                      | Time from $V_{EN} < V_{EN(OFF)}$ to $V_{OUT} = OFF$ , $I_{LOAD} = 1.5A$          | -                   | 1                   | -                   |       |
| $t_{d(ON)}$                     | Turn-on delay                                       | Time from $V_{EN} > V_{EN(ON)}$ to $V_{OUT} = ON$ , $I_{LOAD} = 800$ mA          | -                   | 25                  | -                   | μs    |
| I                               | Enable Pin Current                                  | $V_{FN} = V_{IN}$                                                                |                     | 1                   | -                   | nA    |
| I <sub>EN</sub>                 | Lilable i ili Cultelii                              | $V_{EN} = 0V$                                                                    | -                   | -1                  | -                   | 11/4  |
| ERROR Flag                      |                                                     |                                                                                  |                     |                     |                     |       |
| $V_TH$                          | Error Flag Threshold <sup>(5)</sup>                 | V <sub>OUT</sub> rising threshold where ERROR Flag goes high                     | 78                  | 90                  | 98                  | - %   |
| VТН                             | LITOI Flag Tilles(1010157                           | V <sub>OUT</sub> falling threshold where ERROR Flag goes low                     | 74                  | 85                  | 93                  | 70    |
| V <sub>ERROR(SAT)</sub>         | ERROR Flag Saturation Voltage                       | I <sub>SINK</sub> = 1 mA                                                         | -                   | 12.5                | 45                  | mV    |
| I <sub>lk</sub>                 | ERROR Flag Pin Leakage<br>Current                   | V <sub>ERROR</sub> = 5.5V                                                        | -                   | 1                   | -                   | nA    |
| t <sub>d</sub>                  | ERROR Flag Delay time                               |                                                                                  | -                   | 1                   | -                   | μs    |

<sup>(1)</sup> The line and load regulation specification contains only the typical number. However, the limits for line and load regulation are included in the output voltage tolerance specification.

<sup>(2)</sup> Output voltage line regulation is defined as the change in output voltage from the nominal value (ΔV<sub>OUT</sub>) due to a change in the voltage at the input (ΔV<sub>IN</sub>).

<sup>(3)</sup> Output voltage load regulation is defined as the change in output voltage from the nominal value (ΔV<sub>OUT</sub>) due to a change in the load current at the output (ΔI<sub>OUT</sub>).

<sup>(4)</sup> Dropout voltage is defined as the minimum input to output differential voltage at which the output drops 2% below the nominal value. For the LP38511-1.8, the minimum V<sub>IN</sub> operating voltage is the limiting factor.

<sup>(5)</sup> The ERROR Flag thresholds are specified as percentage of the nominal regulated output voltage. See APPLICATION INFORMATION.



## **ELECTRICAL CHARACTERISTICS (continued)**

Unless otherwise specified:  $V_{IN} = 2.5V$ ,  $I_{OUT} = 10$  mA,  $C_{IN} = 10$   $\mu$ F,  $C_{OUT} = 10$   $\mu$ F,  $V_{EN} = V_{IN}$ . Limits in standard type are for  $T_J = 25^{\circ}$ C only; limits in **boldface type** apply over the junction temperature ( $T_J$ ) range of -40°C to +125°C. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only.

| Symbol          | Parameter                          | Conditions                                  | Min | Тур | Max | Units              |  |
|-----------------|------------------------------------|---------------------------------------------|-----|-----|-----|--------------------|--|
| AC Parameter    | rs                                 |                                             |     |     |     |                    |  |
| PSRR            | Ripple Rejection                   | V <sub>IN</sub> = 2.5V<br>f = 120Hz         | -   | 73  | -   | - dB               |  |
| PSKK            | Rippie Rejection                   | V <sub>IN</sub> = 2.5V<br>f = 1 kHz         | -   | 73  | -   | ив                 |  |
| _               | Output Noise Density               | f = 120Hz                                   | -   | 2   | -   | nV/√ <del>Hz</del> |  |
| e <sub>n</sub>  | Output Noise Voltage               | BW = 100Hz - 100kHz                         | -   | 75  | -   | μV (rms)           |  |
| Thermal Char    | acteristics                        |                                             | ·   |     |     |                    |  |
| $T_{SD}$        | Thermal Shutdown                   | T <sub>J</sub> rising                       | -   | 165 | -   | °C                 |  |
| $\Delta T_{SD}$ | Thermal Shutdown Hysteresis        | T <sub>J</sub> falling from T <sub>SD</sub> | -   | 10  | -   |                    |  |
| $\theta_{JA}$   | Thermal Resistance                 | DDPAK/TO-263 and PFM                        | -   | 60  | -   | 00/1/              |  |
|                 | Junction to Ambient <sup>(6)</sup> | SO PowerPAD-8                               | -   | 168 | -   | °C/W               |  |
| $\theta_{JC}$   | Thermal Resistance                 | DDPAK/TO-263 and PFM                        | -   | 3   | -   | °C/M               |  |
|                 | Junction to Case                   | SO PowerPAD-8                               | -   | 11  | -   | °C/W               |  |

<sup>(6)</sup> Device operation must be evaluated, and derated as needed, based on ambient temperature (T<sub>A</sub>), power dissipation (P<sub>D</sub>), maximum allowable operating junction temperature (T<sub>J(MAX)</sub>), and package thermal resistance (θ<sub>JA</sub>).



#### TYPICAL PERFORMANCE CHARACTERISTICS

Unless otherwise specified:  $T_J$  = 25°C,  $V_{IN}$  = 2.5V,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  = 10  $\mu F$ ,  $C_{OUT}$  = 10  $\mu F$ ,  $I_{OUT}$  = 10 mA.















# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified:  $T_J = 25$ °C,  $V_{IN} = 2.5$ V,  $V_{EN} = V_{IN}$ ,  $C_{IN} = 10$   $\mu$ F,  $C_{OUT} = 10$   $\mu$ F,  $I_{OUT} = 10$  mA.



Figure 9.



Figure 10.





**ERROR** Flag Low vs Temperature



Figure 12.





## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified:  $T_J$  = 25°C,  $V_{IN}$  = 2.5V,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  = 10  $\mu F$ ,  $C_{OUT}$  = 10  $\mu F$ ,  $I_{OUT}$  = 10 mA.





25 µs/DIV











# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified:  $T_J$  = 25°C,  $V_{IN}$  = 2.5V,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  = 10  $\mu$ F,  $C_{OUT}$  = 10  $\mu$ F,  $I_{OUT}$  = 10 mA.







#### **BLOCK DIAGRAM**



#### **APPLICATION INFORMATION**

#### **EXTERNAL CAPACITORS**

Like any low-dropout regulator, external capacitors are required to assure stability. These capacitors must be correctly selected for proper performance.

#### **Input Capacitor**

A ceramic input capacitor of at least 10  $\mu$ F is required. For general usage across all load currents and operating conditions, a 10  $\mu$ F ceramic input capacitor will provide satisfactory performance.

#### **Output Capacitor**

A ceramic capacitor with a minimum value of 10  $\mu$ F is required at the output pin for loop stability. It must be located less than 1 cm from the device and connected directly to the output and ground pin using traces which have no other currents flowing through them. As long as the minimum of 10  $\mu$ F ceramic is met, there is no limitation on any additional capacitance.

X7R and X5R dielectric ceramic capacitors are strongly recommended, as they typically maintain a capacitance range within ±20% of nominal over full operating ratings of temperature and voltage. Of course, they are typically larger and more costly than Z5U/Y5U types for a given voltage and capacitance.

Z5U and Y5V dielectric ceramics are not recommended as the capacitance will drops severely with applied voltage. A typical Z5U or Y5V capacitor can lose 60% of its rated capacitance with half of the rated voltage applied to it. The Z5U and Y5V also exhibit a severe temperature effect, losing more than 50% of nominal capacitance at high and low limits of the temperature range.

#### **REVERSE VOLTAGE**

A reverse voltage condition will exist when the voltage at the output pin is higher than the voltage at the input pin. Typically this will happen when  $V_{IN}$  is abruptly taken low and  $C_{OUT}$  continues to hold a sufficient charge such that the input to output voltage becomes reversed. A less common condition is when an alternate voltage source is connected to the output.

There are two possible paths for current to flow from the output pin back to the input during a reverse voltage condition.



While  $V_{IN}$  is high enough to keep the control circuity alive, and the Enable pin is above the  $V_{EN(ON)}$  threshold, the control circuitry will attempt to regulate the output voltage. Since the input voltage is less than the output voltage the control circuit will drive the gate of the pass element to the full on condition when the output voltage begins to fall. In this condition, reverse current will flow from the output pin to the input pin, limited only by the  $R_{DS(ON)}$  of the pass element and the output to input voltage differential. Discharging an output capacitor up to 1000  $\mu F$  in this manner will not damage the device as the current will rapidly decay. However, continuous reverse current should be avoided.

The internal PFET pass element in the LP38511 has an inherent parasitic diode. During normal operation, the input voltage is higher than the output voltage and the parasitic diode is reverse biased. However, if the output voltage to input voltage differential is more than 500 mV (typical) the parasitic diode becomes forward biased and current flows from the output pin to the input through the diode. The current in the parasitic diode should limited to less than 1A continuous and 5A peak.

If used in a dual-supply system where the regulator output load is returned to a negative supply, the output pin must be diode clamped to ground. A Schottky diode is recommended for this protective clamp.

#### SHORT-CIRCUIT PROTECTION

The LP38511 is short circuit protected, and in the event of a peak over-current condition the short-circuit control loop will rapidly drive the output PMOS pass element off. Once the power pass element shuts down, the control loop will rapidly cycle the output on and off until the average power dissipation causes the thermal shutdown circuit to respond to servo the on/off cycling to a lower frequency. Please refer to the POWER DISSIPATION/HEATSINKING section for power dissipation calculations.

#### **ENABLE OPERATION**

The Enable ON threshold is typically 1.2V, and the OFF threshold is typically 1.0V. To ensure reliable operation the Enable pin voltage must rise above the maximum  $V_{EN(ON)}$  threshold and must fall below the minimum  $V_{EN(OFF)}$  threshold. The Enable threshold has typically 200mV of hysteresis to improve noise immunity.

The Enable pin (EN) has no internal pull-up or pull-down to establish a default condition and, as a result, this pin must be terminated either actively or passively.

If the Enable pin is driven from a single ended device (such as discrete transistor) a pull-up resistor to  $V_{IN}$ , or a pull-down resistor to ground, will be required for proper operation. A 1 k $\Omega$  to 100 k $\Omega$  resistor can be used as the pull-up or pull-down resistor to establish default condition for the EN pin. The resistor value selected should be appropriate to swamp out any leakage in the external single ended device, as well as any stray capacitance.

If the Enable pin is driven from a source that actively pulls high and low (such as a CMOS rail to rail comparator output), the pull-up, or pull-down, resistor is not required.

If the application does not require the Enable function, the pin should be connected to directly to the adjacent  $V_{IN}$  pin.

The status of the Enable pin also affects the behavior of the ERROR Flag. While the Enable pin is high the regulator control loop will be active and the ERROR Flag will report the status of the output voltage. When the Enable pin is taken low the regulator control loop is shutdown, the output is turned off, and the ERROR Flag pin is immediately forced low.

### **ERROR FLAG OPERATION**

When the LP38511 Enable pin is high, the <code>ERROR</code> Flag pin will produce a logic low signal when the output drops by more than 15% from the nominal output voltage. The drop in output voltage may be due to low input voltage, current limiting, or thermal limiting. This flag has a built in hysteresis. The output voltage will typically need to rise to within 10% (typical) of the nominal output voltage for the <code>ERROR</code> Flag to return to a logic high state. It should also be noted that when the Enable pin is pulled low, the <code>ERROR</code> Flag pin is forced to be low as well.

The internal  $\overline{\text{ERROR}}$  flag comparator has an open drain output stage. Hence, the  $\overline{\text{ERROR}}$  pin requires an external pull-up resistor. The value of the pull-up resistor should be in the range of 10 k $\Omega$  to 1 M $\Omega$ . The ERROR Flag pin should not be pulled-up to any voltage source higher than  $V_{\text{IN}}$  as current flow through an internal parasitic diode may cause unexpected behavior. The ERROR Flag must be connected to ground if this function is not used.



The timing diagram in Figure 23 shows the relationship between the ERROR flag and the output voltage.



Figure 23. ERROR Flag Operation, see Typical Application Circuit



Figure 24. ERROR Flag Operation, biased from VIN

## POWER DISSIPATION/HEATSINKING

A heatsink may be required depending on the maximum power dissipation  $(P_{D(MAX)})$ , maximum ambient temperature  $(T_{A(MAX)})$  of the application, and the thermal resistance  $(\theta_{JA})$  of the package. Under all possible conditions, the junction temperature  $(T_J)$  must be within the range specified in the Operating Ratings. The total power dissipation of the device is given by:

$$P_D = ((V_{IN} - V_{OUT}) \times I_{OUT}) + (V_{IN} \times I_{GND})$$

where

• I<sub>GND</sub> is the operating ground current of the device (specified under ELECTRICAL CHARACTERISTICS). (1)

The maximum allowable junction temperature rise ( $\Delta T_J$ ) depends on the maximum expected ambient temperature ( $T_{A(MAX)}$ ) of the application, and the maximum allowable junction temperature ( $T_{J(MAX)}$ ):

$$\Delta T_{J} = T_{J(MAX)} - T_{A(MAX)} \tag{2}$$

The maximum allowable value for junction to ambient Thermal Resistance,  $\theta_{JA}$ , can be calculated using the formula:

$$\theta_{JA} = \Delta T_J / P_{D(MAX)}$$
 (3)



#### **HEATSINKING DDPAK/TO-263 PACKAGE**

The DDPAK/TO-263 and the PFM packages use the copper plane on the PCB as a heatsink. The tab, or DAP, of these packages are soldered to the copper plane for heat sinking. Figure 25 shows a curve for the  $\theta_{JA}$  of DDPAK/TO-263 package for different copper area sizes, using a typical PCB with 1 ounce copper and no solder mask over the copper area for heat sinking.



Figure 25.  $\theta_{JA}$  vs Copper (1 Ounce) Area for DDPAK/TO-263 package

As shown in the figure, increasing the copper area beyond 1 square inch produces very little improvement. The minimum value for  $\theta_{JA}$  for the DDPAK/TO-263 package mounted to a two-layer PCB is 32°C/W.

Figure 26 shows the maximum allowable power dissipation for DDPAK/TO-263 packages for different ambient temperatures, assuming  $\theta_{JA}$  is 35°C/W and the maximum junction temperature is 125°C.



Figure 26. Maximum Power Dissipation vs Ambient Temperature for DDPAK/TO-263 Package



# **REVISION HISTORY**

| Cł | nanges from Revision D (April 2013) to Revision E  | Pag | e |
|----|----------------------------------------------------|-----|---|
| •  | Changed layout of National Data Sheet to TI format | 1   | 2 |

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins             | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)  |
|-----------------------|--------|---------------|----------------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|-------------------|
|                       |        |               |                            |                       |                 | (4)                           | (5)                        |              |                   |
| LP38511TJ-1.8/NOPB    | Active | Production    | TO-263 (NDQ)   5           | 1000   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | L38511TJ<br>-1.8  |
| LP38511TJ-1.8/NOPB.A  | Active | Production    | TO-263 (NDQ)   5           | 1000   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | L38511TJ<br>-1.8  |
| LP38511TS-1.8/NOPB    | Active | Production    | DDPAK/<br>TO-263 (KTT)   5 | 45   TUBE             | ROHS Exempt     | SN                            | Level-3-245C-168 HR        | -40 to 125   | LP38511<br>TS-1.8 |
| LP38511TS-1.8/NOPB.A  | Active | Production    | DDPAK/<br>TO-263 (KTT)   5 | 45   TUBE             | ROHS Exempt     | SN                            | Level-3-245C-168 HR        | -40 to 125   | LP38511<br>TS-1.8 |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 4-Sep-2025

## TAPE AND REEL INFORMATION





| _  | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | _      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|--------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP38511TJ-1.8/NOPB | TO-263 | NDQ                | 5 | 1000 | 330.0                    | 24.4                     | 10.6       | 15.4       | 2.45       | 12.0       | 24.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 4-Sep-2025



## \*All dimensions are nominal

| Ì | Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | LP38511TJ-1.8/NOPB | TO-263       | NDQ             | 5    | 1000 | 367.0       | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 4-Sep-2025

## **TUBE**



### \*All dimensions are nominal

| Device               | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LP38511TS-1.8/NOPB   | KTT          | TO-263       | 5    | 45  | 502    | 25     | 8204.2 | 9.19   |
| LP38511TS-1.8/NOPB.A | ктт          | TO-263       | 5    | 45  | 502    | 25     | 8204.2 | 9.19   |





### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025