

#### **Features and Benefits**

- ±1.5 A, 50 V Continuous Output Rating
- Low R<sub>DS(on)</sub> DMOS Output Drivers
- Optimized Microstepping via 6-Bit Linear DACs
- Programmable Mixed, Fast, and Slow Current-Decay Modes
- 4 MHz Internal Oscillator for Digital Timing
- Serial-Interface Controls Chip Functions
- Synchronous Rectification for Low Power Dissipation
- Internal UVLO and Thermal Shutdown Circuitry
- Crossover-Current Protection
- Precision 2 V Reference
- Inputs Compatible with 3.3 or 5 V Control Signals
- Sleep and Idle Modes

## Package: 24-pin DIP with 4 fused leads (suffix B)



Not to scale

#### **Description**

Designed for pulse-width modulated (PWM) current control of bipolar microstepping stepper motors, the A3972 is capable of continuous output currents to  $\pm 1.5$  A and operating voltages to 50 V. Internal fixed off-time PWM current-control timing circuitry can be programmed via a serial interface to operate in slow, fast, and mixed current-decay modes.

The desired load-current level is set via the serial port with two 6-bit linear DACs in conjunction with a reference voltage. The six bits of control allow maximum flexibility in torque control for a variety of step methods, from microstepping to full-step drive. Load current is set in 1.56% increments of the maximum value.

Synchronous rectification circuitry allows the load current to flow through the low  $R_{\rm DS(on)}$  of the DMOS output driver during the current decay. This feature will eliminate the need for external clamp diodes in most applications, saving cost and external component count, while minimizing power dissipation.

Internal circuit protection includes thermal shutdown with hysteresis, transient-suppression diodes, and crossover-current protection. Special power-up sequencing is not required.

The A3972SB is supplied in a 24-pin plastic DIP with two batwing power tabs (suffix 'B'). The power tabs are at ground potential and need no electrical isolation. The device is lead (Pb) free with 100% matte tin leadframe plating.

#### **Pin-out Diagram**



### A3972

## Dual DMOS Full-Bridge Microstepping PWM Motor Driver

#### **Selection Guide**

| Part Number | Packing        |
|-------------|----------------|
| A3972SB-T   | 15 pieces/tube |

#### **Absolute Maximum Ratings**

| Characteristic                | Symbol           | Notes   | Rating                        | Units |
|-------------------------------|------------------|---------|-------------------------------|-------|
| Load Supply Voltage           | V <sub>BB</sub>  |         | 50                            | V     |
| Output Current*               | I <sub>OUT</sub> |         | ±1.5                          | Α     |
| Logic Supply Voltage          | $V_{DD}$         |         | 7.0                           | V     |
| Logic Input Voltage Range     | V <sub>IN</sub>  |         | -0.3 to V <sub>DD</sub> + 0.3 | V     |
| Reference Voltage             | V <sub>REF</sub> |         | 3                             | V     |
| Sense Voltage (DC)            | Vs               |         | 500                           | mV    |
| Package Power Dissipation     | P <sub>D</sub>   |         | 3.1                           | W     |
| Operating Ambient Temperature | T <sub>A</sub>   | Range S | -20 to 85                     | °C    |
| Junction Temperature          | TJ               |         | 150                           | °C    |
| Storage Temperature           | T <sub>stg</sub> |         | -55 to 150                    | °C    |

<sup>\*</sup>Output current rating may be limited by duty cycle, ambient temperature, and heat sinking. Under any set of conditions, do not exceed the specified current rating or a junction temperature of 150°C.



#### **FUNCTIONAL BLOCK DIAGRAM**



# ELECTRICAL CHARACTERISTICS at $T_A$ = +25°C, $V_{BB}$ = 50 V, $V_{DD}$ = 5.0 V, $V_S$ = 0.5 V, $f_{PWM}$ < 50 kHz (unless otherwise noted).

|                            |                     |                                       |                                       | Limits |      |       |
|----------------------------|---------------------|---------------------------------------|---------------------------------------|--------|------|-------|
| Characteristic             | Symbol              | Test Conditions                       | Min.                                  | Тур.   | Max. | Units |
| Load Supply Voltage Range  | V <sub>BB</sub>     | Operating                             | 15                                    |        | 50   | V     |
|                            |                     | During sleep mode                     | 0                                     |        | 50   | V     |
| Logic Supply Voltage Range | $V_{DD}$            | Operating                             | 4.5                                   | 5.0    | 5.5  | V     |
| Load Supply Current        | I <sub>BB</sub>     | f <sub>PWM</sub> < 50 kHz             |                                       |        | 8.0  | mA    |
|                            |                     | Operating, outputs disabled           |                                       |        | 6.0  | mA    |
|                            |                     | Sleep or idle mode                    |                                       |        | 20   | μA    |
| Logic Supply Current       | I <sub>DD</sub>     | f <sub>PWM</sub> < 50 kHz             |                                       | _      | 12   | mA    |
|                            |                     | Outputs off                           |                                       |        | 10   | mA    |
|                            |                     | Idle mode (D0 = 1, D18 = 0)           |                                       | _      | 1.5  | mA    |
|                            |                     | Sleep mode                            |                                       |        | 100  | μA    |
| Output Drivers             | ' '                 |                                       | · · · · · · · · · · · · · · · · · · · |        |      |       |
| Output Leakage Current     | I <sub>DSS</sub>    | $V_{OUT} = V_{BB}$                    |                                       | <1.0   | 50   | μΑ    |
|                            |                     | V <sub>OUT</sub> = 0 V                |                                       | <-1.0  | -50  | μΑ    |
| Output On Resistance       | r <sub>DS(on)</sub> | Source driver, $I_{OUT} = -1.5 A$     | _                                     | 0.5    | 0.55 | Ω     |
|                            |                     | Sink driver, I <sub>OUT</sub> = 1.5 A |                                       | 0.315  | 0.35 | Ω     |
| Body Diode Forward Voltage | V <sub>F</sub>      | Source diode, I <sub>F</sub> = 1.5 A  | _                                     | _      | 1.2  | V     |
|                            |                     | Sink diode, I <sub>F</sub> = 1.5 A    |                                       | _      | 1.2  | V     |
| Control Logic              | '                   |                                       | ı                                     |        |      | l     |
| Logic Input Voltage        | V <sub>IN(1)</sub>  |                                       | 2.0                                   | _      | _    | V     |
|                            | V <sub>IN(0)</sub>  |                                       |                                       | _      | 8.0  | V     |
| Logic Input Current        | I <sub>IN(1)</sub>  | V <sub>IN</sub> = 2.0 V               |                                       | <1.0   | 20   | μA    |
|                            | I <sub>IN(0)</sub>  | V <sub>IN</sub> = 0.8 V               |                                       | <-2.0  | -20  | μA    |
| OSC Input Frequency Range  | f <sub>OSC</sub>    | Divide by one                         | 2.5                                   | _      | 6.0  | MHz   |
|                            |                     | (D0 =1, D13 = 0, D14 = 1)             |                                       |        |      |       |
| OSC Input Duty Cycle       | _                   |                                       | 40                                    | _      | 60   | %     |
| Input Hysterisis           | $\Delta V_{IN}$     |                                       | 0.20                                  | _      | 0.40 | V     |

continued next page ...



# ELECTRICAL CHARACTERISTICS at $T_A$ = +25°C, $V_{BB}$ = 50 V, $V_{DD}$ = 5.0 V, $V_S$ = 0.5 V, $f_{PWM}$ < 50 kHz (unless otherwise noted).

|                                       |                                  |                                  | Limits |      |      |       |
|---------------------------------------|----------------------------------|----------------------------------|--------|------|------|-------|
| Characteristics                       | Symbol                           | Test Conditions                  | Min.   | Тур. | Max. | Units |
| Control Logic (continued)             |                                  |                                  |        |      |      |       |
| Internal Oscillator                   | f <sub>OSC</sub>                 | OSC shorted to ground            | 3.0    | 4.0  | 5.0  | MHz   |
|                                       |                                  | $R_{OSC} = 51 \text{ k}\Omega$   | 3.4    | 4.0  | 4.6  | MHz   |
| DAC Accuracy (total error)            | E <sub>T</sub>                   | Relative to DAC reference buffer | —      | ±1/2 | _    | LSB   |
|                                       |                                  | output, D0 = 0, D17 = 0          |        |      |      |       |
| Reference Input Voltage Range         | V <sub>REF(EXT)</sub>            |                                  | 0.5    | _    | 2.6  | V     |
| Reference Buffer Offset               | V <sub>OS</sub>                  |                                  | _      | ±10  | _    | mV    |
| Reference Divider Ratio               | V <sub>REF</sub> /V <sub>S</sub> | D0 = 0, D18 = 0                  | —      | 8.0  | _    | _     |
|                                       |                                  | D0 = 0, D18 = 1                  | _      | 4.0  | _    | _     |
| Reference Input Current               | I <sub>REF</sub>                 | V <sub>REF</sub> = 2.0 V         | _      | _    | ±0.5 | μA    |
| Internal Reference Voltage            | V <sub>REF(INT)</sub>            |                                  | 1.94   | 2.0  | 2.06 | V     |
| Gain (G <sub>m</sub> ) Error (note 3) | E <sub>G</sub>                   | D0 = 0, D17 = 0,                 |        |      |      |       |
|                                       |                                  | D18 = 0, DAC = 63                | -      | 0    | ±6   | %     |
|                                       |                                  | D18 = 0, DAC = 31                | -      | 0    | ±9   | %     |
|                                       |                                  | D18 = 1, DAC = 63                | -      | 0    | ±6   | %     |
|                                       |                                  | D18 = 1, DAC = 15                | -      | 0    | ±10  | %     |
| Comparator Input Offset Voltage       | V <sub>IO</sub>                  | V <sub>REF</sub> = 0 V           |        | ±5.0 | _    | mV    |
| Propagation Delay Times               | t <sub>pd</sub>                  | 50% to 90%:                      |        |      |      |       |
|                                       | ·                                | PWM change to source on          | 500    | 800  | 1200 | ns    |
|                                       |                                  | PWM change to source off         | 50     | 150  | 350  | ns    |
|                                       |                                  | PWM change to sink on            | 500    | 800  | 1200 | ns    |
|                                       |                                  | PWM change to sink off           | 50     | 150  | 350  | ns    |
| Crossover Dead Time                   | t <sub>dt</sub>                  |                                  | 300    | 700  | 900  | ns    |
| Thermal Shutdown Temperature          | TJ                               |                                  | -      | 165  | _    | °C    |
| Thermal Shutdown Hysteresis           | $\DeltaT_J$                      |                                  | T —    | 15   | _    | °C    |
| UVLO Enable Threshold                 | V <sub>UVLO</sub>                | Increasing V <sub>DD</sub>       | 3.9    | 4.2  | 4.45 | V     |
| UVLO Hysteresis                       | $\Delta V_{UVLO}$                |                                  | 0.05   | 0.10 | _    | V     |

NOTES: 1. Typical Data is for design information only.

<sup>3.</sup>  $E_G = [(V_{REF}/Range) - V_S]/(V_{REF}/Range)$ .



<sup>2.</sup> Negative current is defined as coming out of (sourcing) the specified device terminal.

#### **FUNCTIONAL DESCRIPTION**

**Serial Interface.** The A3972SB is controlled via a 3-wire (clock, data, strobe) serial port. The programmable functions allow maximum flexibility in configuring the PWM to the motor drive requirements. The serial data is written as two 19-bit words: 1 bit to select the word and 18 bits of data. The serial data is clocked in starting with D18.

#### **Word 0 Bit Assignments**

| Bit | Function             |
|-----|----------------------|
| D0  | Word select = 0      |
| D1  | Bridge 1, DAC, LSB   |
| D2  | Bridge 1, DAC, bit 2 |
| D3  | Bridge 1, DAC, bit 3 |
| D4  | Bridge 1, DAC, bit 4 |
| D5  | Bridge 1, DAC, bit 5 |
| D6  | Bridge 1, DAC, MSB   |
| D7  | Bridge 2, DAC, LSB   |
| D8  | Bridge 2, DAC, bit 2 |
| D9  | Bridge 2, DAC, bit 3 |
| D10 | Bridge 2, DAC, bit 4 |
| D11 | Bridge 2, DAC, bit 5 |
| D12 | Bridge 2, DAC, MSB   |
| D13 | Bridge 1 phase       |
| D14 | Bridge 2 phase       |
| D15 | Bridge 1 mode        |
| D16 | Bridge 2 mode        |
| D17 | REF select           |
| D18 | Range select         |

D1 - D6 Bridge 1 Linear DAC. Six-bit word sets desired current level for Bridge 1. Setting all six bits to zero disables Bridge 1, with all drivers off (See current regulation section of functional description).

D7 - D12 Bridge 2 Linear DAC. Six-bit word sets desired current level for Bridge 2. Setting all six bits to zero disables Bridge 2, with all drivers off (See current regulation section of functional description).

D13 Bridge 1 Phase. This bit controls the direction of output current for Load 1.

| D13 | OUT <sub>1A</sub> | OUT <sub>1B</sub> |
|-----|-------------------|-------------------|
| 0   | L                 | Н                 |
| 1   | Н                 | L                 |

**D14 Bridge 2 Phase.** This bit controls the direction of output current for Load 2.

| D14 | OUT <sub>2A</sub> | OUT <sub>2B</sub> |
|-----|-------------------|-------------------|
| 0   | L                 | Н                 |
| 1   | Н                 | L                 |

D15 Bridge 1 Mode.

| D15 | Mode        |
|-----|-------------|
| 0   | Mixed-decay |
| 1   | Slow-decay  |

D16 Bridge 2 Mode.

| D16 | Mode        |
|-----|-------------|
| 0   | Mixed-decay |
| 1   | Slow-decay  |

**D17 REF Select.** This bit determines the reference input for the 6-bit linear DACs.

| D17 | Reference Voltage  |
|-----|--------------------|
| 0   | Internal 2 V       |
| 1   | External (3 V max) |

**D18** G<sub>m</sub> Range Select. This bit determines the scaling factor (4 or 8) used.

| D18 | Divider | Load Current                |
|-----|---------|-----------------------------|
| 0   | 1/8     | $I_{TRIP} = V_{DAC}/8R_{S}$ |
| 1   | 1/4     | $I_{TRIP} = V_{DAC}/4R_S$   |

continued next page ...



#### **FUNCTIONAL DESCRIPTION (continued)**

**Word 1 Bit Assignments** 

| Bit | Function              |
|-----|-----------------------|
|     |                       |
| D0  | Word select = 1       |
| D1  | Blank-time LSB        |
| D2  | Blank-time MSB        |
| D3  | Off-time LSB          |
| D4  | Off-time bit 1        |
| D5  | Off-time bit 2        |
| D6  | Off-time bit 3        |
| D7  | Off-time MSB          |
| D8  | Fast-decay time LSB   |
| D9  | Fast-decay time bit 1 |
| D10 | Fast-decay time bit 2 |
| D11 | Fast-decay time MSB   |
| D12 | C0 oscillator control |
| D13 | C1 oscillator control |
| D14 | SR control bit 1      |
| D15 | SR control bit 2      |
| D16 | Reserved for testing  |
| D17 | Reserved for testing  |
| D18 | Idle mode             |

**D1 – D2 Blank Time.** These two bits set the blank time for the current-sense comparator. When a source driver turns on, a current spike occurs due to the reverse-recovery currents of the clamp diodes and/or switching transients related to distributed capacitance in the load. To prevent this current spike from erroneously resetting the source-enable latch, the sense comparator is blanked. The blank timer runs after the off-time counter to provide the programmable blanking function. The blank timer is reset when PHASE is changed.

| D2 | D1 | Time               |
|----|----|--------------------|
| 0  | 0  | $4/f_{OSC}$        |
| 0  | 1  | $6/f_{OSC}$        |
| 1  | 0  | 8/f <sub>OSC</sub> |
| 1  | 1  | $12/f_{ m OSC}$    |

**D3 – D7 Fixed Off Time.** These five bits set the fixed off-time for the internal PWM control circuitry. Fixed off-time is defined by:

$$t_{off} = [(1 + N) \times 8/f_{OSC}] - 1/f_{OSC}$$

where N = 0....31

For example, with a master oscillator frequency of 4 MHz, the fixed off-time will be adjustable from 1.75  $\mu$ s to 63.75  $\mu$ s in increments of 2  $\mu$ s.

**D8 – D11 Fast Decay Time.** These four bits set the fast-decay portion of fixed off-time for the internal PWM control circuitry. The fast-decay portion is defined by:

$$t_{fd} = [(1 + N) \times 8/f_{OSC}] - 1/f_{OSC}$$

where N = 0....15

For example, with an oscillator frequency of 4 MHz, the fast-decay time will be adjustable from 1.75  $\mu s$  to 31.75  $\mu s$  in increments of 2  $\mu s$ . For  $t_{fd}\!>\!t_{off}$ , the device will effectively operate in fast-decay mode.

**D12 – D13 Oscillator Control.** A 4 MHz internal oscillator is used for the timing functions and charge-pump clock. If more precise control is required, an external oscillator can be input to the OSC terminal. To accommodate a wider range of system clocks, an internal divider is provided to generate the desired MO frequency according to the following table:

| D13 | D12 | OSC                  |
|-----|-----|----------------------|
| 0   | 0   | 4 MHz internal clock |
| 0   | 1   | External clock       |
| 1   | 0   | External clock/2     |
| 1   | 1   | External clock/4     |

D14 - D15 Synchronous Rectification.

| D15 | D14 | Synchronous Rectifier |
|-----|-----|-----------------------|
| 0   | 0   | Active                |
| 0   | 1   | Disabled              |
| 1   | 0   | Passive               |
| 1   | 1   | Low side only         |

The different modes of operation are in the synchronous rectification section of the functional description.

**D16, D17.** These bits are reserved for testing and should be programmed to zero during normal operation.

**D18 Idle Mode.** The device can be placed in a low power "idle" mode by writing a "0" to D18. The outputs will be disabled, the charge pump will be turned off, and the device will draw a lower load supply current. The undervoltage monitor circuit will remain active. D18 should be programmed high for 1 ms before attempting to enable any output driver.

continued next page ...



#### **FUNCTIONAL DESCRIPTION (continued)**

 $V_{REG}$ . This internally generated supply voltage is used to run the sink-side DMOS outputs.  $V_{REG}$  is internally monitored and in the case of a fault condition, the outputs of the device are disabled. The  $V_{REG}$  pin should be decoupled with a 0.22  $\mu F$  capacitor to ground.

**Current Regulation.** The reference voltage can be set by analog input to the REF terminal, or via the internal 2 V precision reference. The choice of reference voltage and sense resistor set the maximum trip current.

$$I_{TRIPMAX} = V_{REF} / (Range x R_S)$$

Microstepping current levels are set according to the following equations:

$$I_{TRIP} = V_{DAC}/(Range \times R_S)$$

 $V_{DAC} = [(1 + DAC) \times V_{REF}]/64$ 

where DAC input code equals 1 to 63 and Range is 4 or 8 as selected by Word 0, D18. Programming the DAC input code to zero disables the bridge, and results in minimum load current.

**PWM Timer Function.** The PWM timer is programmable via the serial port to provide fixed off-time PWM signals to the control block. In mixed-decay mode, the first portion of the off time operates in fast decay, until the fast-decay time count is reached, followed by slow decay for the rest of the fixed off-time period. If the fast-decay time is set longer than the off-time, the device effectively operates in fast-decay mode.

**Oscillator.** The PWM timer is based on an oscillator input, typically 4 MHz. The A3972SB can be configured to select either a 4 MHz internal oscillator or, if more precision is required, an external clock can be connected to the OSC terminal. If an external clock is used, three internal divider choices are selectable via the serial port to allow flexibility in choosing  $f_{\rm OSC}$ , based on available system clocks. If the internal oscillator option is used, the absolute accuracy is dependent on the process variation of resistance and capacitance. A precision resistor can be connected from the OSC terminal to  $V_{\rm DD}$  to further improve the tolerance. The frequency will be:

$$f_{OSC} = 204 \times 10^9 / R_{OSC}$$

If the internal oscillator is used without the external resistor, the OSC terminal should be connected to ground.

**Sleep Mode.** The input terminal SLEEP is dedicated to putting the device into a minimum current draw mode. When pulled low, the serial port will be reset to all zeros and all circuits will be disabled.

**Shutdown.** In the event of a fault due to excessive junction temperature, or low voltage on  $V_{CP}$  or  $V_{REG}$ , the outputs of the device are disabled until the fault condition is removed. At power up, or in the event of low  $V_{DD}$ , the UVLO circuit disables the drivers and resets the data in the serial port to zeros.

**Synchronous Rectification.** When a PWM off-cycle is triggered, either by a bridge disable command or internal fixed off-time cycle, the load current will recirculate according to the decay mode selected by the control logic. The A3972SB synchronous rectification feature will turn on the appropriate MOSFET(s) during the current decay and effectively short out the body diodes with the low  $r_{DS(on)}$  driver. This will lower power dissipation significantly and can eliminate the need for external Schottky diodes for most applications.

Four distinct modes of operation can be configured with the two serial port control bits:

- Active Mode. Prevents reversal of load current by turning off synchronous rectification when a zero current level is detected.
- **2. Passive Mode.** Allows reversal of current but will turn off the synchronous rectifier circuit if the load current inversion ramps up to the current limit.
- **3. Disabled.** MOSFET switching will not occur during load recirculation. This setting would only be used with four external clamp diodes per bridge.
- 4. Low Side Only. The low-side MOSFETs will switch on during the off time to short out the current path through the MOSFET body diode. With this setting, the high-side MOSFETs will not synchronously rectify so four external diodes from output to supply are recommended. This mode is intended for use with high-power applications where it is desired to save the expense of two external diodes per bridge. In this mode, the sink-side MOSFETs are chopped during the PWM off time. In all other cases, the source-side MOSFETs are chopped in response to a PWM off command.

continued next page ...



1.508.853.5000; www.allegromicro.com

#### APPLICATIONS INFORMATION

**Current Sensing.** To minimize inaccuracies in sensing the I<sub>PEAK</sub> current level caused by ground-trace IR drops, the sense resistor should have an independent ground return to the ground terminal of the device. For low-value sense resistors, the IR drops in the sense resistor's PCB traces can be significant and should be taken into account. The use of sockets should be avoided as they can introduce variation in R<sub>S</sub> due to their contact resistance.

**Thermal Protection.** Circuitry turns off all drivers when the junction temperature reaches 165°C typically. It is intended only to protect the device from failures due to excessive junction temperature and should not imply that output short circuits are permitted. Thermal shutdown has a hysteresis of approximately 15°C.

Serial Port Write Timing Operation. Data is clocked into a shift register on the rising edge of CLOCK signal. Normally, STROBE will be held high, and only will be brought low to initiate a write cycle. The data is written MSB first, followed by the word-select bit. Refer to serial port diagram for timing requirements.

**Layout.** The printed wiring board should use a heavy ground plane. For optimum electrical and thermal performance, the driver should be soldered directly onto the board. The ground side of R<sub>S</sub> should have an individual path to the ground pin(s) of the driver. This path should be as short as physically possible and should not have any other components connected to it. The load supply pin, V<sub>BB</sub>, should be decoupled with an electrolytic capacitor (>47 µF is recommended) placed as close to the driver as is possible.



C. Minimum Setup Strobe to Clock Rising Edge......150 ns **E.** Minimum Clock Low Pulse Width.......40 ns **F.** Minimum Setup Clock Rising Edge to Strobe.......50 ns **H.** Minimum Setup Sleep to Strobe Falling......50 μs



#### B Package, 24-Pin DIP





All dimensions nominal, not for tooling use (reference JEDEC MS-001 BE) Dimensions in inches Pins 6, 7, 18 and 19 internally fused

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown

A Terminal #1 mark area



### A3972

### Dual DMOS Full-Bridge Microstepping PWM Motor Driver

Copyright ©2000-2013, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website: www.allegromicro.com

