

# 6A, 12.6V High Speed MOSFET Drivers with Enable Input

#### **Features**

- · 4.5V to 12.6V Input Operating Range
- · 6A Peak Output Current
- · High Accuracy ±5% Enable Input Threshold
- · High Speed Switching Capability
  - 10 ns Rise Time in 1000 pF Load
  - <15 ns Propagation Delay Time
- Flexible UVLO Function
  - 4.2V Internally Set UVLO
  - Programmable with External Resistors
- Latch-Up Protection to >500 mA Reverse Current on the Output Pin
- · Enable Function
- Thermally Enhanced ePAD MSOP-8 Package Option
- · Miniature 2 mm x 2 mm DFN-8 Package Option
- · Pb-Free Packaging

#### **Applications**

- · Synchronous Switch-Mode Power Supplies
- · Secondary Side Synchronous Rectification

#### **General Description**

The MIC44F18, MIC44F19, and MIC44F20 are high-speed single MOSFET drivers capable of sinking and sourcing 6A for driving capacitive loads. With delay times of less than 15 ns and rise times into a 1000 pF load of 10 ns, these MOSFET drivers are ideal for driving large gate charge MOSFETs in power supply applications. The MIC44F18 is a non-inverting driver, the MIC44F19 is an inverting driver suited for driving P-Channel MOSFETs, and the MIC44F20 is an inverting driver for N-Channel MOSFETs.

Fabricated using proprietary BiCMOS/DMOS process for low power consumption and high efficiency, the MIC44F18/19/20 translates TTL or CMOS input logic levels to output voltage levels that swing within 25 mV of the positive supply or ground. Comparable bipolar devices are capable of swinging only to within 1V of the supply.

The input supply voltage range of the MIC44F18/19/20 is 4.5V to 12.6V, making the devices suitable for driving MOSFETs in a wide range of power applications. Other features include an enable function, latch-up protection, and a programmable UVLO function.

The MIC44F18/19/20 has a junction temperature range of –40°C to +125°C with exposed pad ePAD MSOP-8 and 2 mm x 2 mm DFN-8 package options.

#### Package Types



Please see pin descriptions in Table 3-1.

# **Typical Application Circuits**



# **Functional Block Diagram**



### 1.0 ELECTRICAL CHARACTERISTICS

### **Absolute Maximum Ratings †**

| Supply Voltage (V <sub>DD</sub> )UVLO/Enable Voltage (V <sub>UVLO/EN</sub> ) |                 |
|------------------------------------------------------------------------------|-----------------|
| Input Voltage (V <sub>IN</sub> )                                             |                 |
| Output Voltage (V <sub>OUT</sub> )                                           |                 |
| ESD Rating (Note 1)                                                          |                 |
| Pins 1, 2, 3, 5, 6, 7, 8<br>Pin 4                                            |                 |
| FIII 4                                                                       | 500V            |
| Operating Ratings ‡                                                          |                 |
| Supply Voltage (V <sub>DD</sub> )                                            | +4.5V to +12.6V |

**<sup>†</sup> Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

**<sup>‡</sup> Notice:** The device is not guaranteed to function outside its operating ratings.

Note 1: Devices are ESD sensitive. Handling precautions are recommended. Human body model, 1.5 k $\Omega$  in series with 100 pF.

**TABLE 1-1: ELECTRICAL CHARACTERISTICS** 

**Electrical Characteristics:**  $4.5\text{V} \le \text{V}_{DD} \le 12.6\text{V}$ ,  $\text{C}_{L}$  = 1000 pF;  $\text{T}_{A}$  = +25°C. **Bold** values indicate  $-40^{\circ}\text{C} \le \text{T}_{J} \le +125^{\circ}\text{C}$ . **Note 1** 

|                                                    | J*C ≤ 1 <sub>J</sub> ≤ +125°C. Note 1 |                           |      |                 |       |                                                                        |  |
|----------------------------------------------------|---------------------------------------|---------------------------|------|-----------------|-------|------------------------------------------------------------------------|--|
| Parameter                                          | Symbol                                | Min.                      | Тур. | Max.            | Units | Conditions                                                             |  |
| Power Supply                                       |                                       |                           |      |                 |       |                                                                        |  |
| Supply Voltage Range                               | $V_{DD}$                              | 4.5                       | _    | 12.6            | V     | _                                                                      |  |
| High Output Quiescent<br>Current                   |                                       | _                         | _    | 2.5             | mA    | V <sub>IN</sub> = 5V (MIC44F18),<br>V <sub>IN</sub> = 0V (MIC44F19/20) |  |
| Low Output Quiescent<br>Current                    | l <sub>S</sub>                        | _                         | _    | 2.5             | ША    | V <sub>IN</sub> = 0V (MIC44F18),<br>V <sub>IN</sub> = 5V (MIC44F19/20) |  |
| Shutdown Current                                   | I <sub>SD</sub>                       | _                         | _    | 200             | μA    | V <sub>EN</sub> = 0V                                                   |  |
| EN/UVLO                                            |                                       |                           |      |                 |       |                                                                        |  |
| Enable Threshold                                   | V <sub>EN</sub>                       | 1.3                       | 1.4  | 1.5             | V     | _                                                                      |  |
| Enable Hysteresis                                  | V <sub>EN_HYS</sub>                   | _                         | 120  | _               | mV    |                                                                        |  |
| Undervoltage Lockout<br>Threshold (Internally Set) | V <sub>UVLO</sub>                     | 3.6                       | 4.2  | 4.4             | V     | V <sub>EN</sub> = open, V <sub>DD</sub> rising.                        |  |
| UVLO Hysteresis                                    | _                                     | _                         | 370  | _               | mV    | _                                                                      |  |
| Undervoltage Lockout<br>Threshold (Externally Set) | V <sub>UVLO</sub>                     | V <sub>EN(MAX)</sub>      | _    | V <sub>DD</sub> | V     | V <sub>DD</sub> rising                                                 |  |
| Input                                              |                                       |                           |      |                 |       | •                                                                      |  |
| Input Voltage Range                                | V <sub>IN</sub>                       | 0                         | _    | V <sub>DD</sub> | V     | Steady State Voltage, Note 2                                           |  |
| Logic 4 Input Voltage                              | V <sub>IH</sub>                       | 1.615                     | 1.7  | 1.785           | V     | T <sub>A</sub> = +25°C (±5%)                                           |  |
| Logic 1 Input Voltage                              |                                       | 1.53                      | 1.7  | 1.87            |       | Over temperature range (±10%)                                          |  |
| Logio O Input Voltago                              | V <sub>IL</sub>                       | 1.45                      | 1.53 | 1.607           | V     | T <sub>A</sub> = +25°C (±5%)                                           |  |
| Logic 0 Input Voltage                              |                                       | 1.377                     | 1.53 | 1.683           |       | Over temperature range (±10%)                                          |  |
| Input Current                                      | I <sub>IN</sub>                       | _                         | _    | 5               | μA    | 4.5V ≤ V <sub>IN</sub> ≤ 10V                                           |  |
| Output                                             |                                       |                           |      |                 |       |                                                                        |  |
| Output High Voltage                                | V <sub>OH</sub>                       | V <sub>S</sub> –<br>0.025 | _    | _               | V     | See Functional Block Diagram                                           |  |
| Output Low Voltage                                 | V <sub>OL</sub>                       | _                         | _    | 0.025           | V     | See Functional Block Diagram                                           |  |
| Output Resistance, Output                          |                                       | _                         | _    | 2               | Ω     | I <sub>OUT</sub> = 100 mA, V <sub>DD</sub> = 12V                       |  |
| High                                               | В                                     | _                         | _    | 3               | 12    | I <sub>OUT</sub> = 100 mA, V <sub>DD</sub> = 5V                        |  |
| Output Resistance, Output<br>Low                   | R <sub>O</sub>                        | _                         | _    | 2               | Ω     | I <sub>OUT</sub> = 100 mA, V <sub>DD</sub> = 12V                       |  |
|                                                    |                                       | _                         | _    | 3               | 7.2   | I <sub>OUT</sub> = 100 mA, V <sub>DD</sub> = 5V                        |  |
| Peak Output Sink Current                           | 1                                     | 6                         |      |                 | Α     | V <sub>DD</sub> = 12V                                                  |  |
| Peak Output Source Current                         | I <sub>PEAK</sub>                     | 6                         | _    | _               | Α     | V <sub>S</sub> = 12V                                                   |  |
| Latch-Up Protection<br>Withstand Reverse Current   | I <sub>R</sub>                        | >500                      | _    | _               | mA    | _                                                                      |  |

#### **TABLE 1-1: ELECTRICAL CHARACTERISTICS (CONTINUED)**

Electrical Characteristics:  $4.5\text{V} \le \text{V}_{DD} \le 12.6\text{V}$ ,  $\text{C}_L$  = 1000 pF;  $\text{T}_A$  = +25°C. Bold values indicate  $-40^{\circ}\text{C} \le \text{T}_J \le +125^{\circ}\text{C}$ . Note 1

| Parameter               | Symbol           | Min. | Тур.   | Max. | Units | Conditions                                                           |  |  |
|-------------------------|------------------|------|--------|------|-------|----------------------------------------------------------------------|--|--|
| Switching Time          |                  |      |        |      |       |                                                                      |  |  |
| Rise Time               | t <sub>R</sub>   | _    | 10     | 20   | ns    | V <sub>S</sub> = 12V, C <sub>L</sub> = 1000 pF<br>See Timing Diagram |  |  |
| Fall Time               | t <sub>F</sub>   | _    | 10     | 20   | ns    | V <sub>S</sub> = 12V, C <sub>L</sub> = 1000 pF<br>See Timing Diagram |  |  |
| Delay Time              | t <sub>D1</sub>  | _    | 15     | 35   | ns    | V <sub>S</sub> = 12V, C <sub>L</sub> = 1000 pF<br>See Timing Diagram |  |  |
| Delay Time              | t <sub>D2</sub>  | _    | 13     | 35   | ns    | V <sub>S</sub> = 12V, C <sub>L</sub> = 1000 pF<br>See Timing Diagram |  |  |
| Pulse Width             | t <sub>PW</sub>  | 50   | _      |      | ns    | V <sub>S</sub> = 12V, See Timing Diagram                             |  |  |
| Maximum Input Frequency | f <sub>MAX</sub> | _    | Note 3 |      | MHz   | V <sub>S</sub> = 12V, See Timing Diagram 2                           |  |  |

Note 1: Specification for packaged product only

- The device is protected from damage when  $-5V < V_{IN} < 0V$ . However, 0V is the recommended minimum continuous  $V_{\text{IL}}$  voltage. See the Application Information section for additional information.
- **3:** See Application Information section for information on the maximum operating frequency.

# **TEMPERATURE SPECIFICATIONS (Note 1)**

| Parameters                     | Sym.            | Min. | Тур. | Max. | Units | Conditions     |
|--------------------------------|-----------------|------|------|------|-------|----------------|
| Temperature Ranges             |                 |      |      |      |       |                |
| Operating Junction Temperature | TJ              | _    | _    | +125 | °C    | _              |
| Maximum Junction Temperature   | _               | _    | _    | +150 | °C    | _              |
| Storage Temperature Range      | T <sub>DD</sub> | -65  | _    | +150 | °C    | _              |
| Lead Temperature               | _               | _    | _    | +300 | °C    | Soldering, 10s |
| Package Thermal Resistances    |                 |      |      |      |       |                |
| Thermal Resistance ePAD MSOP-8 | $\theta_{JA}$   | _    | 78   | _    | °C/W  | _              |
| Thermal Resistance 3x3 DFN-8Ld | $\theta_{JA}$   | _    | 93   | _    | °C/W  | _              |

Note 1: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air (i.e.,  $T_A$ ,  $T_J$ ,  $\theta_{JA}$ ). Exceeding the maximum allowable power dissipation will cause the device operating junction temperature to exceed the maximum +125°C rating. Sustained junction temperatures above +125°C can impact the device reliability.

### 2.0 TYPICAL PERFORMANCE CURVES

Note:

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.



FIGURE 2-1: IN Threshold vs. Supply Voltage.



FIGURE 2-2: IN Threshold vs. Temperature.



**FIGURE 2-3:** Enable Threshold vs. Supply Voltage.



FIGURE 2-4: Enable Threshold vs. Temperature.



FIGURE 2-5: Quiescent Current vs. Supply Voltage.



**FIGURE 2-6:** Quiescent Current vs. Supply Voltage.



FIGURE 2-7: Temperature.

Quiescent Current vs.



FIGURE 2-8: Frequency.

Quiescent Current vs.



Capacitive Load.



**FIGURE 2-10:** Rise and Fall Time vs. Supply Voltage.



Temperature.

**FIGURE 2-11:** Rise and Fall Time (5V) vs.



**FIGURE 2-12:** Temperature.

Rise and Fall Time (12V) vs.



**FIGURE 2-13:** Propagation Delay vs. Supply Voltage.



FIGURE 2-14: Propagation Delay (5V) vs. Temperature.



FIGURE 2-15: Propagation Delay (12V) vs. Temperature.



FIGURE 2-16: Rise and Fall Time (5V) vs. Capacitive Load.



FIGURE 2-17: Rise and Fall Time (12V) vs. Capacitive Load.



FIGURE 2-18: Output Impedance (5V) vs. Temperature.



FIGURE 2-19: Temperature.

Output Impedance (12V) vs.

# **Timing Diagram**



# 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLE

| Pin Number | Pin Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 8       | OUT      | Driver Output.                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2          | VDD      | Supply Input.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3          | NC       | No Connect.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4          | IN       | Input (Input): Logic-high produces a high output voltage for the MIC44F18 and a low output voltage for the MIC44F19/20. Logic-low produces a low output voltage for the MIC44F18 and a high output voltage for the MIC44F19/20.                                                                                                                                                                                                               |
| 5          | EN/UVLO  | EN/Undervoltage Lockout (Input): Pulling this pin below low disables the driver. When disabled, the output is in the off state (low for the MIC44F18/20 and high for the MIC44F19). Floating this pin enables the driver and the UVLO circuitry when V <sub>DD</sub> reaches the UVLO threshold. A resistor divider can set a different UVLO threshold voltage as shown on page 2 (See the Application Information section for more details). |
| 6, 7       | GND      | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| EP         | ePAD     | Ground. Exposed backside pad.                                                                                                                                                                                                                                                                                                                                                                                                                 |

TABLE 3-2: LOGIC TABLE

| EN/UVLO | IN | MIC44F18<br>OUTPUT | MIC44F19<br>OUTPUT | MIC44F20<br>OUTPUT |
|---------|----|--------------------|--------------------|--------------------|
| 0       | 0  | LOW                | HIGH               | LOW                |
| 0       | 1  | LOW                | HIGH               | LOW                |
| 1       | 0  | LOW                | HIGH               | HIGH               |
| 1       | 1  | HIGH               | LOW                | LOW                |

### 4.0 FUNCTIONAL DESCRIPTION

The MIC44F18/19/20 family of drivers are high speed, high current drivers that are designed to drive P-channel and N-channel MOSFETs. The drivers come in both inverting and non-inverting versions. The block diagram of the MIC44Fxx driver is shown in the Functional Block Diagram.

The MIC44F18 is a non-inverting driver. When disabled, the VOUT pin is pulled low. The MIC44F19 is an inverting driver that is optimized to drive P-channel MOSFETs. When disabled, the VOUT pin is pulled high, which turns off the P-channel MOSFET. The MIC44F20 is an inverting driver, whose VOUT pin is pulled low when disabled. This allows it to drive an N-channel MOSFETs and turn it off when the driver is disabled. Table 3-2 summarizes the driver operation.

### 4.1 Start-Up and UVLO

The UVLO circuit disables the output until the  $V_{DD}$  supply voltage exceeds the UVLO threshold. Hysteresis in the UVLO circuit prevents noise and finite circuit impedance from causing chatter during turn-on and turn-off.

As shown in Figure 4-1, with the EN/UVLO pin open, an internal resistor divider senses the  $V_{DD}$  voltage and the UVLO threshold is set at the minimum operating voltage of the driver. The driver can be set to turn on at a higher voltage by adding an external resistor to the UVLO pin.

With an external divider, the  $V_{DD}$  turn on (rising  $V_{DD}$ ) threshold is calculated as:

#### **EQUATION 4-1:**

$$V_{DD(ENABLE)} = V_{TH} \times \left(1 + \frac{R1}{R2}\right)$$

$$V_{DD(HYSTERESIS)} = V_{HYST} \times \left(1 + \frac{R1}{R2}\right)$$

Where:

 $V_{TH}$  = Enable threshold voltage.

 $V_{DD(HYSTERESIS)}$  = Hysteresis voltage at the  $V_{DD}$  pin.  $V_{HYST}$  = Enable hysteresis voltage.

Because the external resistors are parallel with the internal resistors, it is important to keep the value of the external resistors at least 10 times lower than the typical values of the internal resistors. This prevents the internal resistors from affecting the accuracy of the enable calculation as well as preventing the large tolerance of the internal resistors from affecting the tolerance of the enable voltage setting.



FIGURE 4-1: UVLO Circuit.

#### 4.2 Input Stage

The MIC44Fxx family of drivers have a high-impedance, TTL-compatible input stage. The tight tolerance of the input threshold makes it compatible with CMOS devices powered from any supply voltage between 3V and  $V_{\rm DD}$ . Hysteresis on the input pin improves noise immunity and prevents input signals with slow rise times from falsely triggering the output. The amplitude of the input voltage has no effect on the supply current draw of the driver.

The input voltage signal may go up to -5V below ground without damaging the driver or causing a latch up condition. Negative input voltages 0.7V below ground or greater will cause an increase in propagation delay.

#### 4.3 Output Driver

A block diagram of the low-side driver is shown in Figure 4-2. Low driver impedances allow the external MOSFET to be turned on and off quickly. The rail-to-rail drive capability of the output ensures a low  $R_{DS(ON)}$  from the external MOSFET.

Redundant VOUT pins lower the driver circuit impedance, which helps increase the drive current and minimize LC circuit ringing between the MOSFET gate and driver output.

The slew rate of the output is non-adjustable and depends only on the  $V_{DD}$  voltage and how much capacitance is present at the VOUT pin. The slew rate at the MOSFET gate can be adjusted by adding a resistor between the MOSFET gate and the driver output.



FIGURE 4-2:

### 5.0 APPLICATION INFORMATION

### 5.1 Power Dissipation Considerations

Power dissipation in the driver can be separated into two areas:

- · Output driver stage dissipation.
- Quiescent current dissipation used to supply the internal logic and control functions.

# 5.2 Output Driver Stage Power Dissipation

Power dissipation in the output driver stage is mainly caused by charging and discharging the gate to source and gate to drain capacitance of the external MOSFET. Figure 5-1 shows a simplified equivalent circuit of the MIC44F18 driving an external MOSFET.



FIGURE 5-1: Dissipation.

Output Driver Stage Power

# 5.2.1 DISSIPATION DURING THE EXTERNAL MOSFET TURN-ON

Energy from capacitor  $C_{VDD}$  is used to charge up the input capacitance of the MOSFET ( $C_{GD}$  and  $C_{GS}$ ). The energy delivered to the MOSFET is dissipated in the three resistive components,  $R_{ON}$ ,  $R_{G}$ , and  $R_{G\_FET}$ .  $R_{ON}$  is the on resistance of the upper driver MOSFET in the MIC44F18.  $R_{G}$  is the series resistor (if any) between the driver IC and the MOSFET.  $R_{G\_FET}$  is the gate resistance of the MOSFET.  $R_{G\_FET}$  is usually listed in the power MOSFET's specifications. The ESR of capacitor  $C_{B}$  and the resistance of the connecting etch can be ignored since they are much less than  $R_{ON}$  and  $R_{G\_FET}$ .

The effective capacitance of  $C_{GD}$  and  $C_{GS}$  is difficult to calculate since they vary non-linearly with  $I_D$ ,  $V_{GS}$ , and  $V_{DS}$ . Fortunately, most power MOSFET specifications include a typical graph of total gate charge vs.  $V_{GS}$ . Figure 5-2 shows a typical gate charge curve for an arbitrary power MOSFET. This illustrates that for a gate voltage of 10V, the MOSFET requires about 23.5 nC of charge.

The energy dissipated by the resistive components of the gate drive circuit during turn-on is calculated as:

#### **EQUATION 5-1:**

$$E = \frac{1}{2} \times C_{ISS} \times V_{GS}^{2}$$

but

$$Q = C \times V$$

so

$$E = \frac{1}{2} \times Q_G \times V_{GS}$$

Where

C<sub>ISS</sub> = Total gate capacitance of the MOSFET.



FIGURE 5-2:

Gate Charge.

The same energy is dissipated by  $R_{OFF}$ ,  $R_{G}$ , and  $R_{G\_FET}$  when the driver IC turns the MOSFET off. Assuming  $R_{ON}$  is approximately equal to  $R_{OFF}$ , the total energy and power dissipated by the resistive drive elements is calculated in Equation 5-2.

#### **EQUATION 5-2:**

 $E_{DRIVER} = Q_G \times V_{GS}$ 

and

 $P_{DRIVER} = Q_G \times V_{GS} \times f_S$ 

Where:

E<sub>DRIVER</sub> = The energy dissipated per switching power.

P<sub>DRIVER</sub> = The power dissipated by switching the MOSFET on and off.

 $Q_G$  = The total gate charge at  $V_{GS}$ .

 $V_{GS}$  = The gate-to-source voltage on the MOSFET.

f<sub>S</sub> = The switching frequency of the gate drive circuit.

The power dissipated inside the MIC44F18/19/20 is equal to the ratio of  $R_{ON}$  and  $R_{OFF}$  to the external resistive losses in  $R_{G}$  and  $R_{G\_FET}$ . Letting  $R_{ON}$  equal  $R_{OFF}$ , the power dissipated in the MIC44F18 due to driving the external MOSFET is:

#### **EQUATION 5-3:**

$$P_{DISSDRIVE} = P_{DRIVER} \times \frac{R_{ON}}{R_{ON} + R_G + R_{G\_FET}}$$

#### 5.3 Supply Current Power Dissipation

Power is dissipated in the MIC44F18 even if is there is nothing being driven. The supply current is drawn by the bias for the internal circuitry, the level shifting circuitry and shoot-through current in the output drivers. The supply current is proportional to operating frequency and the  $V_{DD}$  voltage. The typical characteristic graphs show how supply current varies with switching frequency and supply voltage.

The power dissipated by the MIC44F18 due to supply current is:

#### **EQUATION 5-4:**

$$P_{DISSSUPPLY} = V_{DD} \times I_{DD}$$

# 5.4 Total Power Dissipation and Thermal Considerations

Total power dissipation in the driver equals the power dissipation caused by driving the external MOSFETs plus the supply current:

#### **EQUATION 5-5:**

$$P_{DISSTOTAL} = P_{DISSSUPPLY} + P_{DISSDRIVE}$$

The die temperature may be calculated once the total power dissipation is known:

#### **EQUATION 5-6:**

$$T_I = T_A + P_{DISSTOTAL} \times \theta_{IA}$$

Where:

 $T_{,l}$  = The junction temperature in °C.

 $T_A$  = The maximum ambient temperature.

P<sub>DISSTOTAL</sub> = The power dissipation of the driver.

 $\theta_{JA}$  = The thermal resistance from junction-to-ambient air in °C/W.

The following graphs help determine the maximum gate charge that can be driven with respect to switching frequency, supply voltage and ambient temperature.

Figure 5-3 shows the power dissipation in the driver for different values of gate charge with  $V_{DD} = 5V$ . Figure 5-4 shows the power dissipation at  $V_{DD} = 12V$ . Figure 5-5 shows the maximum power dissipation for a given ambient temperature for the DFN and ePad packages.

The maximum operating frequency of the driver may be limited by the maximum power dissipation of the driver package.



FIGURE 5-3: Driver Power Dissipation.



FIGURE 5-4: Driver Power Dissipation.



FIGURE 5-5: Dissipation.

Maximum Driver Power

# 5.5 Propagation Delay, Delay Matching, and Other Timing Considerations

Fast propagation delay between the input and output drive waveform is desirable. It improves overcurrent protection by decreasing the response time between the control signal and the MOSFET gate drive. Minimizing propagation delay also minimizes phase shift errors in power supplies with wide bandwidth control loops.

Care must be taken to ensure the input signal pulse width is greater than the minimum specified pulse width. An input signal that is less than the minimum pulse width may result in no output pulse or an output pulse whose width is significantly less than the input.

# 5.6 Decoupling and Bootstrap Capacitor Selection

Decoupling capacitors are required for proper operation by supplying the charge necessary to drive the external MOSFETs as well as minimizing the voltage ripple on the supply pins.

Ceramic capacitors are recommended because of their low impedance and small size. Z5U type ceramic capacitor dielectrics are not recommended due to the large change in capacitance over temperature and voltage. A minimum value of 0.1  $\mu F$  is required for each of the capacitors, regardless of the MOSFETs being driven. Larger MOSFETs may require larger capacitance values for proper operation. The voltage rating of the capacitors depends upon the supply voltage, ambient temperature and the voltage derating used for reliability.

Placement of the decoupling capacitors is critical. The bypass capacitor for  $V_{DD}$  should be placed as close as possible between the  $V_{DD}$  and  $V_{SS}$  pins. The etch connections must be short, wide and direct. The use of a ground plane to minimize connection impedance is recommended. Refer to the next section for more information.

# 5.7 Grounding, Component Placement and Circuit Layout

Nanosecond switching speeds and ampere peak currents in and around the MOSFET driver requires proper placement and trace routing of all components. Improper placement may cause degraded noise immunity, false switching and excessive ringing.

Figure 5-6 shows the critical current paths when the driver outputs go high and turn on the external MOSFETs. It also helps demonstrate the need for a low impedance ground plane. Charge needed to turn-on the MOSFET gates comes from the decoupling capacitors  $C_{VDD}$ . Current in the gate driver flows from  $C_{VDD}$  through the internal driver, into the MOSFET gate

and out the source. The return connection back to the decoupling capacitor is made through the ground plane. Any inductance or resistance in the ground return path causes a voltage spike or ringing to appear on the source of the MOSFET. This voltage works against the gate drive voltage and can either slow down or turn off the MOSFET during the period when it should be turned on.



FIGURE 5-6: Critical Current Paths for High Driver Outputs.

Figure 5-7 shows the critical current paths when the driver outputs go low and turn off the external MOSFETs. Short, low impedance connections are important during turn-off for the same reasons given in the turn-on explanation. Current from the  $V_{DD}$  supply replenishes charge in the decoupling capacitor,  $C_{VDD}$ .



**FIGURE 5-7:** Critical Current Paths for High Driver Outputs.

The following circuit guidelines should be adhered to for optimum circuit performance:

- The V<sub>CC</sub> bypass capacitor must be placed close to the V<sub>DD</sub> and ground pins. It is critical that the etch length between the decoupling capacitor and the V<sub>DD</sub> and GND pins be minimized to reduce pin inductance.
- A ground plane is recommended to minimize parasitic inductance and impedance of the return paths. The MIC44F18 family of drivers is capable of high peak currents and very fast transition times. Any impedance between the driver, the decoupling capacitors and the external MOSFET will degrade the performance of the circuit.
- Trace out the high di/dt and dv/dt paths, as shown in Figure 5-6 and Figure 5-7 and minimize etch length and loop area for these con-

nections. Minimizing these parameters decreases the parasitic inductance and the radiated EMI generated by fast rise and fall times.

### 6.0 PACKAGING INFORMATION

# 6.1 Package Marking Information



Legend: XX...X Product code or customer-specific information
Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')
NNN Alphanumeric traceability code

(e3) Pb-free JEDEC® designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package.

•, ▲, ▼ Pin one index is identified by a dot, delta up, or delta down (triangle mark).

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or may not include the corporate logo.

Underbar (\_) and/or Overbar (¯) symbol may not be to scale.

### 8-Lead MSOP ePAD Package Outline and Recommended Land Pattern



### 8-Lead 2 mm x 2 mm DFN Package Outline and Recommended Land Pattern



# APPENDIX A: REVISION HISTORY

# **Revision A (November 2017)**

- Converted Micrel document MIC44F18/19/20 to Microchip data sheet DS20005900A.
- Minor text changes throughout.

**NOTES:** 

### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

PART NO. <u>XX</u> Device Configuration Junction Temp. Package Media Type Range

Device:

MIC44F\_\_:

6A, 12.6V High Speed MOSFET Drivers

with Enable Input

Configuration:

18 Non-Inverting 19 = 20

Inverting Output high when disabled Inverting Output low when disabled

Junction

Package:

Temperature Range:

-40°C to +125°C, RoHS-Compliant

MME=

8-Lead ePAD MSOP 8-Lead 2 mm x 2 mm DFN

Media Type:

<black>= 100/Tube (MME Package Only) 2,500/Reel (MME Package) TR = 5,000/Reel (ML Package)

**Examples:** 

a) MIC44F18YMME:

6A, 12.6V High Speed MOS-FET Driver with Enable Input, Non-Inverting, -40°C to +125°C Temp. Range, 8-Lead ePAD MSOP,

100/Tube

b) MIC44F19YML-TR:

6A, 12.6V High Speed MOS-FET Driver with Enable Input, Inverting Output High When Disabled, -40°C to +125°C Temp. Range, 8-Lead 2x2 DFN, 5,000/Reel

6A, 12.6V High Speed MOS-

c) MIC44F20YMME-TR:

FET Driver with Enable Input, Inverting Output Low When Disabled, -40°C to +125°C Temp. Range, 8-Lead ePAD MSOP, 2,500/

Reel

d) MIC44F19YMME:

6A, 12.6V High Speed MOS-FET Driver with Enable Input, Inverting Output High When Disabled, -40°C to +125°C Temp. Range, 8-Lead ePAD MSOP,

100/Tube

e) MIC44F18YML-TR:

6A, 12.6V High Speed MOS-FET Driver with Enable Input, Non-Inverting, -40°C to +125°C Temp. Range, 8-Lead 2x2 DFN, 5,000/Reel

f) MIC44F20YML-TR:

6A, 12.6V High Speed MOS-FET Driver with Enable Input, Inverting Output Low When Disabled, -40°C to +125°C Temp. Range, 8-Lead 2x2 DFN, 5,000/Reel

Note 1:

Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the

Tape and Reel option.

**NOTES:** 

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2017, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-2331-7



# Worldwide Sales and Service

#### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support: http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

**China - Chengdu** Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

**China - Xian** Tel: 86-29-8833-7252

China - Xiamen
Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

**Korea - Daegu** Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Germany - Rosenheim** Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

**Italy - Padova** Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7289-7561

Poland - Warsaw Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820