# SC4250 Negative Voltage Hot Swap Controller

# **POWER MANAGEMENT**

#### Description

The SC4250 is a negative voltage hotswap controller that allows the insertion of line cards into a live backplane.

The inrush current is programmable and the closed loop operation limits the maximum current even under short circuit conditions. A built-in timing circuit prevents false shutdown. The signal from the drain voltage is fed to the timer, providing safety for the MOSFET when in linear mode. The SC4250 latches off under abnormal conditions The power has to be recycled in order to resume operation.

The device comes in two options, PWRGD (SC4250H) and  $\overline{PWRGD}$  (SC4250L). These high or low signals can be directly used to enable power modules.

#### **Features**

- Programmable slew of the inrush current when used for hot insertion in the negative 48V backplane
- Closed loop operation limits the maximum current even in short circuit condition
- Built in timer prevents false shutdown when the closed loop operation limits the current
- Sensing the drain voltage allows for immediate shutdown in short circuit conditions where current spikes and noise are ignored
- Power good signal
- ◆ Input UVLO and OVLO sensing
- Circuit breaker and retry
- SO-8 package

### **Applications**

- Central office switching
- -48V Distributed power systems
- ◆ Power supply hotswap & inrush control

# Typical Application Circuit





# Absolute Maximum Ratings

Exceeding the specifications below may result in permanent damage to the device or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied.

| Parameter                            | Symbol            | Maximum     | Units |
|--------------------------------------|-------------------|-------------|-------|
| Supply Voltage                       | V <sub>cc</sub>   | -0.3 to 100 | V     |
| DRAIN, PWRGD/ PWRGD                  |                   | -0.3 to 100 | V     |
| SENSE, GATE                          |                   | -0.3 to 20  | V     |
| UV, OV                               |                   | -0.3 to 60  | V     |
| Operating Ambient Temperature Range  | T <sub>A</sub>    | -40 to 85   | °C    |
| Operating Junction Temperature Range | T <sub>J</sub>    | -40 to 125  | °C    |
| Storage Temperature Range            | T <sub>STG</sub>  | -65 to 150  | °C    |
| Lead Temperature (Soldering) 10 sec  | T <sub>LEAD</sub> | 300         | °C    |

# Electrical Characteristics

Unless specified:  $T_A = 25^{\circ}C$ ,  $V_{CC} = 48V$ ,  $V_{EE} = 0V$ . Values in **bold** apply over full operating temperature range.

| Parameter                     | Symbol             | Test Conditions                                         | Min   | Тур   | Max   | Units |
|-------------------------------|--------------------|---------------------------------------------------------|-------|-------|-------|-------|
| DC Characteristics            |                    |                                                         |       |       |       |       |
| Supply Operating Range        | V <sub>cc</sub>    |                                                         | 10    |       | 80    | V     |
| Supply Current                | I <sub>cc</sub>    | UV = 3V, 0V = V <sub>EE</sub> , SENSE = V <sub>EE</sub> |       | 3     | 6     | mA    |
| Circuit Breaker Trip Voltage  | V <sub>CB</sub>    | $V_{CB} = (V_{SENSE} - V_{EE})$                         | 45    | 57    | 70    | mV    |
| Gate Pin Pull-up Current      | I <sub>PU</sub>    | Gate drive ON, V <sub>GATE</sub> = V <sub>EE</sub>      | -30   | -45   | -60   | μA    |
| Gate Pin Pull-down Current    | I <sub>PD</sub>    | Any fault condition                                     | 24    | 50    | 70    | mA    |
| Sense Pin Current             | I <sub>SENSE</sub> | V <sub>SENSE</sub> = 50mV                               |       | -0.05 |       | μA    |
| External Gate Drive           | $\Delta V_{GATE}$  | $(V_{GATE} - V_{EE})$ , $15V \le V_{DD} \le 80V$        | 9     | 13    | 16    | V     |
|                               |                    | $(V_{GATE} - V_{EE})$ , $10V \le V_{DD} < 15V$          | 5     | 8     | 13    |       |
| UV Pin High Threshold Voltage | V <sub>UVH</sub>   | UV Low to High transition                               | 1.247 | 1.273 | 1.300 | V     |
| UV Pin Low Threshold Voltage  | V <sub>UVL</sub>   | UV High to Low transition                               | 1.198 | 1.223 | 1.248 | V     |
| UV Pin Hystersis              | V <sub>UVHY</sub>  |                                                         |       | 50    |       | mV    |
| UV Pin Input Current          | I <sub>INUV</sub>  | $V_{UV} = V_{EE}$                                       |       | -0.05 |       | μA    |
| OV Pin High Threshold Voltage | V <sub>OVH</sub>   | OV Low to High transition                               | 1.198 | 1.223 | 1.248 | V     |
| OV Pin Low Threshold Voltage  | V <sub>OVL</sub>   | OV High to Low transition                               | 1.174 | 1.198 | 1.222 | V     |
| OV Pin Hystersis              | V <sub>OVHY</sub>  |                                                         |       | 25    |       | mV    |
| OV Pin Input Current          | I <sub>INOV</sub>  | V <sub>ov</sub> ≥ 1.25V                                 |       | -0.03 |       | μA    |



# Electrical Characteristics (Cont.)

Unless specified:  $T_A$  = 25°C,  $V_{CC}$  = 48V,  $V_{EE}$  = 0V. Values in **bold** apply over full operating temperature range.

| Parameter                                                        | Symbol                | Test Conditions                                               | Min | Тур  | Max | Units    |
|------------------------------------------------------------------|-----------------------|---------------------------------------------------------------|-----|------|-----|----------|
| Power Good Threshold                                             | $V_{PG}$              | V <sub>DRAIN</sub> - V <sub>EE</sub> , High to Low transition | 1.5 | 1.75 | 2.0 | V        |
| Power Good Threshold Hysteresis                                  | $V_{PGHY}$            |                                                               |     | 0.4  |     | <b>V</b> |
| Drain Input Bias Current                                         | I <sub>DRAIN</sub>    | $V_{DRAIN} = 48V$                                             |     | 2.5  | 25  | μΑ       |
| Output Low Voltage<br>(PWRGD - V <sub>EE</sub> ) <sup>(2)</sup>  | V <sub>OL</sub>       | $V_{DRAIN} - V_{EE} = 5V, I_{OUT} = 0.5mA$                    |     | 1    |     | V        |
| Output Leakage                                                   | I <sub>OH</sub>       | $V_{DRAIN} - V_{EE} = 1V, V_{PWRGD} = 80V$                    |     | 0.05 | 10  | μA       |
| AC Characteristics                                               |                       |                                                               |     |      |     |          |
| OV High to Gate Low                                              | t <sub>PHLOV</sub>    |                                                               |     | 1.7  |     | μs       |
| UV Low to Gate Low                                               | t <sub>PHLUV</sub>    |                                                               |     | 1.5  |     | μs       |
| OV Low to Gate High                                              | t <sub>PLHOV</sub>    |                                                               |     | 5.5  |     | μs       |
| UV High to Gate High                                             | t <sub>PLHUV</sub>    |                                                               |     | 6.5  |     | μs       |
| SENSE High to Gate Low                                           | t <sub>PHLSENSE</sub> |                                                               |     | 3    |     | μs       |
| DRAIN Low to PWRGD Low<br>DRAIN Low to (PWRGD - DRAIN)<br>High   | t <sub>PHLPG</sub>    |                                                               |     | 0.5  |     | μs       |
| DRAIN High to PWRGD High<br>DRAIN High to (PWRGD - DRAIN)<br>Low | t <sub>PLHPG</sub>    |                                                               |     | 0.5  |     | μs       |
| Gate ON Time - Time Delay                                        | t <sub>ON_1</sub>     | V <sub>DRAIN</sub> > 8V, after short circuit                  |     | 5    |     | μs       |
| Gate ON Time - Time Delay                                        | t <sub>ON_2</sub>     | V <sub>DRAIN</sub> < 7V, after short circuit                  |     | 60   |     | μs       |

#### Notes 1:

- (1) This device is ESD sensitive. Use of standard ESD handling precaution is required. (2) The clamp diode must be present at  $V_{DRAIN}$  to PWRGD (see Fig. 4).



# Pin Configuration

### 

# Ordering Information

| Part Number <sup>(1)</sup> | Package |
|----------------------------|---------|
| SC4250HISTR                | 00.0    |
| SC4250LISTR                | SO-8    |

#### Note:

(1) Only available in tape and reel packaging. A reel contains 2500 devices.

# Pin Descriptions

| Pin | Pin Name    | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | PWRGD/PWRGD | Power Good output pin. This pin will toggle when $V_{DRAIN}$ is within $V_{PG}$ of $V_{EE}$ . This pin can be connected directly to the enable pin of a power module.                                                                                                                                                                                                                                                                                                                                                                   |
| 2   | OV          | Analog Overvoltage input. When OV is pulled above the 1.223V threshold, an overvoltage condition is detected and the GATE pin will be immediately pulled low. The GATE pin will remain low until OV drops below the 1.203V high to low threshold.                                                                                                                                                                                                                                                                                       |
| 3   | UV          | Analog Undervoltage input. When UV is pulled below the 1.223V threshold, an undervoltage condition is detected and the GATE pin will be immediately pulled low. The GATE pin will remain low until UV rises above the 1.273 threshold. The UV pin is also used to reset the electronic circuit breaker in the "latch OFF" version. If the UV pin is cycled low and high following the trip of the circuit breaker, the circuit breaker is reset and a normal power-up sequence will occur.                                              |
| 4   | VEE         | Negative supply voltage input. Connect to the lower potential of the power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5   | SENSE       | Circuit breaker sense pin. With a sense resistor placed in the supply path between $V_{\text{EE}}$ and SENSE, the circuit breaker will trip when the voltage across the resistor exceeds 60mV. Noise spikes of less than 2 $\mu$ s are filtered out and will not trip the circuit breaker. If the circuit breaker trip current is set to twice the normal operating current, only 25mV is dropped across the sense resistor during normal operation. To disable the circuit breaker, $V_{\text{EE}}$ and SENSE can be shorted together. |
| 6   | GATE        | Gate drive output for external N-channel. The GATE pin will go high when the following start-up conditions are met: the UV pin is high, the OV pin is low and $(V_{SENSE} - V_{EE}) < 60 \text{mV}$ . The GATE pin is pulled high by a 45µA current source and pulled low with a 50mA current source.                                                                                                                                                                                                                                   |
| 7   | DRAIN       | Analog Drain sense input. Connect this pin to the drain of the external N-channel and the V-pin of the power module. When the DRAIN pin is below V <sub>PG</sub> , the PWRGD or PWRGD pin will toggle.                                                                                                                                                                                                                                                                                                                                  |
| 8   | VCC         | Positive supply voltage input. Connect this pin to the higher potential of the power supply input and the V+ pin of the power module                                                                                                                                                                                                                                                                                                                                                                                                    |



# Block Diagram





#### Applications Information

Insertion of a power circuit board into a live backplane would draw enormous inrush currents. This is mostly due to the charging of the bulk electrolytic capacitors at the input of the power module being plugged in.

The transient currents would send glitches all over the power system and could cause corruption of the signals and even a power down if the source isn't able to handle these high surges.

This section describes the components selection needed for a typical application utilizing the SC4250. Let's assume the following requirements for a representative system:

Input voltage range: 36V to 72V

Nominal current: 2A typ.

Over-current condition: 5A

Bulk capacitance: Cload = 150µF

The schematic in Figure 3 combines internal function blocks along with the external components of the application circuit.

**Resistors R1, R2 and R3** make up a voltage divider to set the Under-Voltage (UV) and Over-Voltage (OV) trip points.

When the input power supply ramps up the UV trips at 1.273V and OV trips at 1.223V; during the ramp down transition the UV trips at 1.223V and OV trips at 1.198V.

The 50mV hysteresis for UV and 25mV hysteresis for OV provide the necessary guard-bands to prevent false tripping during power up and power down conditions.

As an additional noise killing and stabilizing measure, the **capacitor C1** should be placed at the OV terminal with the value in range from 1,000 to 10,000pF.

For the UV=38V and OV=70V the values of the resistor can be calculated as follows:

$$Vuv = 1.273V \cdot (R1+R2+R3) \div (R2+R3)$$

$$Vov = 1.223V \cdot (R1+R2+R3) \div R3$$

With the input bias current of the UV and OV comparators in the range of 20-30nA, let's choose the R1 to be  $562k\Omega$ . This yields the values of R2=9.31k $\Omega$  and R3 =  $10.2k\Omega$ . With these values the accuracy is about 1% which is quite acceptable for those functions.





### Applications Information (Cont.)

**Resistor R4** sets the over-current trip. To choose R4, the user must determine the level of the current where it should trip. As a rule of thumb, the over-current is set to be 200-300% of the nominal value. In our case, we assumed this value to be 5A.

Considering the minimum trip voltage is 50mV the value of R4 is 50mV  $\div$  5A = 10 m $\Omega$ .

The tolerance of this resistor is usually price driven and 5% is an adequate range of accuracy.

The actual position and layout of the circuitry around the sense resistor R4 is critical to avoid a false over-current tripping. The trace routing between R4 and SC4250 should be as short as possible and wide enough to handle the maximum current with zero current in the sense lines – ideally "Kelvin" like.

Additionally, there is a short delay circuit at the comparator to filter out unwanted noise and otherwise induced transients.

**Inrush Current** is being controlled by the **R5C3** network and swamping capacitor **C2**.

When a board is plugged into a live backplane, the input bulk capacitance of the board's power supply produces large current transients due to the rush of the currents charging those capacitors. The main feature of the SC4250 is to provide an orderly and well-controlled inrush current.

Since the minimum trip voltage is 50mV, let's choose the inrush current to be 3A.

 $Imax = Cload \cdot \Delta Vmax / dt$ 

dt = Cload ·  $\Delta$ Vmax /Imax = 150 $\mu$ F · 70V / 3A = 3.5ms

This would be the minimum time for the gate voltage plateau during which the Vdd linearly decreases maintaining 3A charge current of the Cload.

The inrush can be calculated using the following equation:

 $I_{MAX} = (45\mu A \cdot C_{LOAD}) / C3$ 

With the values shown in the schematic the actual inruch current will be about 2A, which is within the limits we have chosen.

Resistor **R5** will produce a time constant which prevents Q1 from turning on when power is initially applied and the circuit is not ready to actively pull the gate low. It's value is not critical and 18k ensures the adequate delay.

The value of **C2** is chosen to prevent false turn-on of the FET due to the current flowing via C3 into the gate of the FET when the circuit initially connects to the power source. Capacitors C2 and C3 form a divider from Vin to GND. C2 must keep the initial voltage at the gate below Vth minimum.

For the typical FET, this threshold is around 1V to 2V, therefore C2 = 100 • C3 will keep gate voltage at 0.7V, even at the "worst" case of Vin = 70V.

The choice of the **Q1** is quite straightforward and is guided mostly by thermal considerations due to the power dissipation in the steady state.

For instance, in our case, the nominal current is 2A, the power dissipation due to the conducting losses will be

Pdis = Inom<sup>2</sup> • Rds\_on.

The MOSFET should be able to withstand Vdss  $\geq 100$ V with continuous drain current Id  $\geq 6$ A. Device SUD06N10 or similar fits this application. It has an Rds\_on =  $0.2\Omega$ , and will dissipate

Pdis =  $2^2 \cdot 0.2 = 0.8W$ , which can be handled by this DPAK device.

If there is a consideration of reducing the temperature of the MOSFET then the lower Rds\_on device should be chosen or a different style (D2PAK) which has lower Junction-to-Ambient thermal characteristics.

The **R6** has a function of dumping high frequency oscillations. The value of it is not critical and can be in the range of  $5\Omega$  to  $20\Omega$ .



# **PWRGD** Output

PWRGD signal can be used to directly enable a power module with active high "ON/OFF". The DC-DC converters usually have a pull-up circuits built-in, as well as internal clamp. The schematic in Figure 4 shows a general case of employing PWRGD signal with external current source (1mA) and a diode clamp **D1**.



Figure 4. Active High PWRGD Module



#### Typical Characteristics

Below are the snap-shots taken at start-up with different loading conditions and during the application of the overcurrent at the output of the circuit.

For all figures, Ch1:  $V_{DRAIN}$ ; Ch2:  $V_{GATE}$ ; Ch3: PWRGD; Ch4:  $V_{R4}$  (Input current)



Figure 5. Start-up with no load.



Figure 6. Start-up with 1A load.



Figure 7. Start-up with "over the" limit load.



Figure 8. Over-current/Short circuit.



#### Typical Characteristics (Cont.)

The following set of snapshots demonstrates effectiveness of SC4250 circuit in the case where connection to the live back plane is very "bouncy", which is usually the situation with manual replacements of the power cards.

For all figures, Ch1:  $V_{DRAIN}$ ; Ch2:  $V_{GATE}$ ; Ch3: PWRGD (referenced to  $V_{DRAIN}$ ); Ch4:  $V_{R4}$  (Input current)



Figure 9. Start-up with no load.



Figure 10. Start-up with 1A load.



Figure 11. Start-up with "over the" limit load.



Figure 12. Over-current/Short circuit.



# **Evaluation Board**



Figure 13

# Evaluation Board - Bill of Materials

| Ref | Qty | Designator | Value       | Description  | Footprint |
|-----|-----|------------|-------------|--------------|-----------|
| 1   | 1   | C1         | 0.1/100V    | Ceramic cap  | 1210      |
| 2   | 1   | C2         | 0.01        | Ceramic cap  | 0805      |
| 3   | 1   | C3         | 0.33        | Ceramic cap  | 1206S     |
| 4   | 1   | C4         | 0.0033/100V | Ceramic cap  | 0805      |
| 5   | 1   | C5         | 150/80V     | Aluminum cap | CAP-AL-H  |
| 6   | 1   | C6         | 0.1/100V    | Ceramic cap  | 1210      |
| 7   | 1   | Q1         | IRF1310     | MOSFET       | D2PAK     |
| 8   | 1   | R1         | 562k        | Resistor     | 0805      |
| 9   | 1   | R2         | 9.31k       | Resistor     | 0805      |
| 10  | 1   | R3         | 10.2k       | Resistor     | 0805      |
| 11  | 1   | R4         | 0.01        | Resistor     | 2010CS    |
| 12  | 1   | R5         | 10          | Resistor     | 0805      |
| 13  | 1   | R6         | 18k         | Resistor     | 0805      |
| 14  | 1   | R7         | 5.1k        | Resistor     | 1206S     |
| 15  | 1   | U1         | SC4250      | Semtech IC   | SO-8      |



# Outline Drawing - SO-8



#### **DIMENSIONS INCHES** MM DIM NOTE MIN MAX MIN MAX 188 1.197 4.80 5.00 3.80 4.00 149 .158 5.80 6.20 .244 228 D .050 **BSC** .020 0.33 0.51 .013 .004 .010 |0.10|0.25 053 .069 1.35 | 1.75 .019 l 0.28 0.48 Κ .007 .010 .19 0° 050 0.40

JEDEC REF: MS-012AA

# Minimum Land Pattern - SO-8



|      | DIMENSIONS (1) |     |      |      |      |  |  |  |
|------|----------------|-----|------|------|------|--|--|--|
| DIMN | INCHES         |     | MM   |      | NOTE |  |  |  |
| DIM. | MIN            | MAX | MIN  | MAX  | NOIL |  |  |  |
| С    | _              | .19 | _    | 5.00 | _    |  |  |  |
| D    | _              | .15 | 1    | 3.81 | _    |  |  |  |
| Ε    | _              | .05 |      | 1.27 | _    |  |  |  |
| G    | .10            | .11 | 2.60 | 2.80 | _    |  |  |  |
| Χ    | .02            | .03 | .60  | .80  | _    |  |  |  |
| Υ    | _              | .09 |      | 2.40 | _    |  |  |  |
| Z    | _              | .29 | 7.20 | 7.40 | _    |  |  |  |

.016

- GRID PLACEMENT COURTYARD IS 12x16 ELEMENTS (6 mm X 8mm) IN ACCORDANCE WITH THE INTERNATIONAL GRID DETAILED IN IEC PUBLICATION 97.
- CONTROLLING DIMENSION: MILLIMETERS

# Contact Information

Semtech Corporation Power Management Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805)498-2111 FAX (805)498-3804