



# Automotive PSoC<sup>®</sup> Programmable System-on-Chip™

## **Features**

- Powerful Harvard Architecture Processor
  - M8C Processor Speeds to 24 MHz
  - □ Two 8x8 Multiply, 32-Bit Accumulate
  - □ Low Power at High Speed
  - □ 3.0V to 5.25V Operating Voltage
  - □ Temperature Range: -40°C to +85°C
  - □ AEC Qualified
- Advanced Peripherals (PSoC® Blocks)
  - □ 12 Rail-to-Rail Analog PSoC Blocks Provide:
    - Up to 14-Bit ADCs
    - Up to 9-Bit DACs
    - Programmable Gain Amplifiers
    - · Programmable Filters and Comparators
  - □ 16 Digital PSoC Blocks Provide:
    - 8 to 32-Bit Timers, Counters, and PWMs
    - · CRC and PRS Modules
    - Up to 4 Full-Duplex UARTs
    - Multiple SPI™ Masters or Slaves
    - Connectable to All GPIO Pins
  - Complex Peripherals by Combining Blocks
- Precision, Programmable Clocking
  - □ Internal ±5.0% 24 and 48 MHz Oscillator
  - □ 24 and 48 MHz with Optional 32.768 kHz Crystal
  - □ Optional External Oscillator, up to 24 MHz
  - $\ensuremath{\square}$  Internal Oscillator for Watchdog and Sleep
- Flexible On-Chip Memory
  - □ 32K Bytes Flash Program Storage
  - □ 2K Bytes SRAM Data Storage
  - □ In-System Serial Programming (ISSP)
  - □ Partial Flash Updates
  - □ Flexible Protection Modes
- Programmable Pin Configurations
  - 25 mA Sink, 10 mA Drive on All GPIO
  - □ Pull Up, Pull Down, High Z, Strong, or Open Drain Drive Modes on All GPIO
  - Up to 12 Analog Inputs on GPIO
  - □ Four 40 mA Analog Outputs on GPIO
  - Configurable Interrupt on All GPIO

- Additional System Resources
  - □ I<sup>2</sup>C Slave, Master, and Multi-Master to 400 kHz
  - □ Watchdog and Sleep Timers
  - □ User Configurable Low Voltage Detection
  - □ Integrated Supervisory Circuit
  - □ On-Chip Precision Voltage Reference
- Complete Development Tools
  - □ Free Development Software (PSoC Designer™)
  - □ Full-Featured, In-Circuit Emulator and Programmer
  - □ Full Speed Emulation
  - □ Complex Breakpoint Structure
  - □ 128K Bytes Trace Memory
  - □ Complex Events
  - □ C Compilers, Assembler, and Linker

## **Logic Block Diagram**





#### **PSoC Functional Overview**

The PSoC family consists of many Programmable System-on-Chip™ devices. These devices are designed to replace multiple traditional MCU-based system components with one, low cost single-chip programmable device. PSoC devices include configurable blocks of analog and digital logic, as well as programmable interconnects. This architecture allows the user to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts and packages.

The PSoC architecture, as illustrated in the Logic Block Diagram on page 1, is comprised of four main areas: PSoC Core, Digital System, Analog System, and System Resources. Configurable global busing allows all the device resources to be combined into a complete custom system. The PSoC CY8C29466 family can have up to eight I/O ports that connect to the global digital and analog interconnects, providing access to 16 digital blocks and 12 analog blocks.

#### The PSoC Core

The PSoC Core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPIO (General Purpose I/O).

The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four MIPS 8-bit Harvard architecture microprocessor. The CPU uses an interrupt controller with 25 vectors, to simplify programming of real time embedded events. Program execution is timed and protected using the included Sleep and Watch Dog Timers (WDT).

Memory encompasses 32 KB of Flash for program storage and 2 KB of SRAM for data storage. Program Flash uses four protection levels on blocks of 64 bytes, allowing customized software IP protection.

The PSoC device incorporates flexible internal clock generators, including a 24 MHz IMO (internal main oscillator) accurate to ±5.0% over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32 kHz ILO (internal low speed oscillator) is provided for the Sleep Timer and WDT. If crystal accuracy is desired, the ECO (32.768 kHz external crystal oscillator) is available for use as a Real Time Clock (RTC) and can optionally generate a

crystal-accurate 24 MHz system clock using a PLL. The clocks, together with programmable clock dividers (as a System Resource), provide the flexibility to integrate almost any timing requirement into the PSoC device.

PSoC GPIOs provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin also has the capability to generate a system interrupt on rising edge, falling edge, and change from last read.

## The Digital System

The Digital System is composed of 16 digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user modules. Digital peripheral configurations include the following:

- PWMs (8 to 16 bit)
- PWMs with Dead band (8 to 16 bit)
- Counters (8 to 32 bit)
- Timers (8 to 32 bit)
- UART 8 bit with selectable parity (up to 4 full-duplex or 8 half-duplex)
- SPI master and slave (up to 8 total)
- I2C slave, master, and multi-master (1 available as a System Resource)
- Cyclical Redundancy Checker/Generator (16 bit)
- IrDA (up to 4)
- Pseudo Random Sequence Generators (8 to 32 bit)

The digital blocks can be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This allows you the optimum choice of system resources for your application. Family resources are shown in Table 1 on page 4.

[+] Feedback

Page 2 of 33



Figure 1. Digital System Block Diagram



## The Analog System

The Analog System is composed of 12 configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are as follows.

- Analog-to-digital converters (up to 4, with 6 to 14-bit resolution, selectable as Incremental, Delta Sigma, and SAR)
- Filters (2, 4, 6, or 8 pole band-pass, low-pass, and notch)
- Amplifiers (up to 4, with selectable gain to 48x)
- Instrumentation amplifiers (up to 2, with selectable gain to 93x)
- Comparators (up to 4, with 16 selectable thresholds)
- DACs (up to 4, with 6- to 9-bit resolution)
- Multiplying DACs (up to 4, with 6- to 9-bit resolution)
- High current output drivers (four with 40 mA drive as a Core Resource)

- 1.3V reference (as a System Resource)
- DTMF dialer
- Modulators
- Correlators
- Peak detectors
- Many other topologies

Analog blocks are provided in columns of three, which includes one CT (Continuous Time) and two SC (Switched Capacitor) blocks, as shown in Figure 2.

Figure 2. Analog System Block Diagram





## **Additional System Resources**

System Resources, some of which have been previously listed, provide additional capability useful to complete systems. Resources include a multiplier, decimator, switched mode pump, low voltage detection, and power on reset. Statements describing the merits of each system resource are presented here.

- Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers.
- Multiply accumulate (MAC) provides fast 8-bit multiplier with 32-bit accumulate, to assist in general math and digital filters.
- The decimator provides a custom hardware filter for digital signal, processing applications including the creation of Delta Sigma ADCs.
- The I<sup>2</sup>C resource provides 0 to 400 kHz communication over two wires. Slave, master, and multi-master modes are all supported.
- Low Voltage Detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor.
- An internal 1.3 voltage reference provides an absolute reference for the analog system, including ADCs and DACs.

#### **PSoC Device Characteristics**

Depending on your PSoC device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks and 12, 6, or 4 analog blocks. The following table lists the resources available for specific PSoC device groups. The PSoC device covered by this data sheet is highlighted.

Table 1. PSoC Device Characteristics

| PSoC Part<br>Number | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SRAM<br>Size | Flash<br>Size |
|---------------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|------------------|--------------|---------------|
| CY8C29466           | up to<br>64    | 4               | 16                | 12               | 4                 | 4                 | 12               | 2K           | 32K           |
| CY8C24x94           | 56             | 1               | 4                 | 48               | 2                 | 2                 | 6                | 1K           | 16K           |
| CY8C24x23A          | up to<br>24    | 1               | 4                 | 12               | 2                 | 2                 | 6                | 256<br>Bytes | 4K            |
| CY8C21x34           | up to<br>28    | 1               | 4                 | 28               | 0                 | 2                 | 4[1]             | 512<br>Bytes | 8K            |
| CY8C21x23           | 16             | 1               | 4                 | 8                | 0                 | 2                 | 4[1]             | 256<br>Bytes | 4K            |
| CY8C20x34           | up to<br>28    | 0               | 0                 | 28               | 0                 | 0                 | 3 <sup>[2]</sup> | 512<br>Bytes | 8K            |

#### Notes

- 1. Limited analog functionality.
- 2. Two analog blocks and one CapSense.



## Getting Started

The quickest path to understanding the PSoC silicon is by reading this data sheet and using the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications. For in-depth information, along with detailed programming information, reference the PSoC Technical Reference Manual.

For up-to-date Ordering, Packaging, and Electrical Specification information, reference the latest PSoC device data sheets on the web at http://www.cypress.com/psoc.

## **Development Kits**

Development Kits are available from the following distributors: Digi-Key, Avnet, Arrow, and Future. The Cypress Online Store at <a href="http://www.onfulfillment.com/cypressstore/">http://www.onfulfillment.com/cypressstore/</a> contains development kits, C compilers, and all accessories for PSoC development. Click on *PSoC (Programmable System-on-Chip)* to view a current list of available items.

## **Technical Training Modules**

Free PSoC technical training modules are available for users new to PSoC. Training modules cover designing, debugging, advanced analog and CapSense™. Go to http://www.cypress.com/techtrain.

#### Consultants

Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant, go to the following Cypress support web site: http://www.cypress.com/support/cypros.cfm.

#### **Technical Support**

PSoC application engineers take pride in fast and accurate response. They can be reached with a 4-hour guaranteed response at http://www.cypress.com/support/login.cfm.

## **Application Notes**

A long list of application notes will assist you in every aspect of your design effort. To view the PSoC application notes, go to the <a href="http://www.cypress.com">http://www.cypress.com</a> web site and select Application Notes under the Design Resources list located in the center of the web page. Application notes are listed by date by default.

## **Development Tools**

PSoC Designer is a Microsoft® Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE runs on Windows XP or Windows Vista.

This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and built-in support for third-party assemblers and C compilers.

PSoC Designer also supports C language compilers developed specifically for the devices in the PSoC family.

#### **PSoC Designer Software Subsystems**

#### System-Level View

A drag-and-drop visual embedded system design environment based on PSoC Express. In the system level view you create a model of your system inputs, outputs, and communication interfaces. You define when and how an output device changes state based upon any or all other system devices. Based upon the design, PSoC Designer automatically selects one or more PSoC Mixed-Signal Controllers that match your system requirements.

PSoC Designer generates all embedded code, then compiles and links it into a programming file for a specific PSoC device.

#### Chip-Level View

The chip-level view is a more traditional integrated development environment (IDE) based on PSoC Designer 4.4. Choose a base device to work with and then select different onboard analog and digital components called user modules that use the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic configuration allows for changing configurations at run time.

#### Hybrid Designs

You can begin in the system-level view, allow it to choose and configure your user modules, routing, and generate code, then switch to the chip-level view to gain complete control over on-chip resources. All views of the project share a common code editor, builder, and common debug, emulation, and programming tools.

#### Code Generation Tools

PSoC Designer supports multiple third party C compilers and assemblers. The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. The choice is yours.

**Assemblers.** The assemblers allow assembly code to merge seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

C Language Compilers. C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices.

The optimizing C compilers provide all the features of C tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

#### Debugger

The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read and program and read and write data memory, read and write I/O registers,

Document Number: 001-12899 Rev. \*A Page 5 of 33



read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest.

#### Online Help System

The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started.

#### **In-Circuit Emulator**

A low cost, high functionality ICE (In-Circuit Emulator) is available for development support. This hardware has the capability to program single devices.

The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation.

## **Designing with PSoC Designer**

The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions.

The PSoC development process can be summarized in the following four steps:

- 1. Select components
- 2. Configure components
- 3. Organize and Connect
- 4. Generate, Verify, and Debug

#### Select Components

Both the system-level and chip-level views provide a library of prebuilt, pretested hardware peripheral components. In the system-level view, these components are called "drivers" and correspond to inputs (a thermistor, for example), outputs (a brushless DC fan, for example), communication interfaces (I<sup>2</sup>C-bus, for example), and the logic to control how they interact with one another (called valuators).

In the chip-level view, the components are called "user modules". User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and mixed signal varieties.

#### **Configure Components**

Each of the components you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a Pulse Width Modulator (PWM) User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus.

Both the system-level drivers and chip-level user modules are documented in data sheets that are viewed directly in the PSoC Designer. These data sheets explain the internal operation of the component and provide performance specifications. Each data sheet describes the use of each user module parameter or driver property, and other information you may need to successfully implement your design.

#### Organize and Connect

You can build signal chains at the chip level by interconnecting user modules to each other and the I/O pins, or connect system level inputs, outputs, and communication interfaces to each other with valuator functions.

In the system-level view, selecting a potentiometer driver to control a variable speed fan driver and setting up the valuators to control the fan speed based on input from the pot selects, places, routes, and configures a programmable gain amplifier (PGA) to buffer the input from the potentiometer, an analog to digital converter (ADC) to convert the potentiometer's output to a digital signal, and a PWM to control the fan.

In the chip-level view, perform the selection, configuration, and routing so that you have complete control over the use of all on-chip resources.

## Generate, Verify, and Debug

When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system.

Both system-level and chip-level designs generate software based on your design. The chip-level design provides application programming interfaces (APIs) with high level functions to control and respond to hardware events at run-time and interrupt service routines that you can adapt as needed. The system-level design also generates a C main() program that completely controls the chosen application and contains placeholders for custom code at strategic positions allowing you to further refine the software without disrupting the generated code.

A complete code development environment allows you to develop and customize your applications in C, assembly language, or both.

The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the In-Circuit Emulator (ICE) where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the Debugger provides a large trace buffer and allows you define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals.

Document Number: 001-12899 Rev. \*A Page 6 of 33



## **Document Conventions**

## **Acronyms Used**

The following table lists the acronyms that are used in this document.

Table 2. Acronyms Used

| Acronym | Description                                         |
|---------|-----------------------------------------------------|
| AC      | alternating current                                 |
| ADC     | analog-to-digital converter                         |
| API     | application programming interface                   |
| CPU     | central processing unit                             |
| СТ      | continuous time                                     |
| DAC     | digital-to-analog converter                         |
| DC      | direct current                                      |
| ECO     | external crystal oscillator                         |
| EEPROM  | electrically erasable programmable read-only memory |
| FSR     | full scale range                                    |
| GPIO    | general purpose I/O                                 |
| GUI     | graphical user interface                            |
| HBM     | human body model                                    |
| ICE     | in-circuit emulator                                 |
| ILO     | internal low speed oscillator                       |
| IMO     | internal main oscillator                            |
| I/O     | input/output                                        |
| IPOR    | imprecise power on reset                            |
| LSb     | least-significant bit                               |
| LVD     | low voltage detect                                  |
| MSb     | most-significant bit                                |
| PC      | program counter                                     |
| PLL     | phase-locked loop                                   |
| POR     | power on reset                                      |
| PPOR    | precision power on reset                            |
| PSoC    | Programmable System-on-Chip™                        |
| PWM     | pulse width modulator                               |
| SC      | switched capacitor                                  |
| SLIMO   | slow IMO                                            |
| SRAM    | static random access memory                         |

## **Units of Measure**

A units of measure table is located in the Electrical Specifications section. Table 4 on page 12 lists all the abbreviations used to measure the PSoC devices.

### **Numeric Naming**

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or 0x are decimal.

[+] Feedback

Page 7 of 33



## **Pinouts**

The CY8C29x66 PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of digital I/O. However, Vss, Vdd, and XRES are not capable of digital I/O.

## 28-Pin Part Pinout

Table 3. 28-Pin Part Pinout (SSOP)

| Pin | Ту      | ре     | Pin   | Description.                                                                       |
|-----|---------|--------|-------|------------------------------------------------------------------------------------|
| No. | Digital | Analog | Name  | Description                                                                        |
| 1   | I/O     | ı      | P0[7] | Analog column mux input                                                            |
| 2   | I/O     | I/O    | P0[5] | Analog column mux input and                                                        |
|     |         |        |       | column output                                                                      |
| 3   | I/O     | I/O    | P0[3] | Analog column mux input and column output                                          |
| 4   | I/O     | 1      | P0[1] | Analog column mux input                                                            |
| 5   | I/O     | '      | P2[7] | Arialog column max impat                                                           |
| 6   | I/O     |        | P2[5] |                                                                                    |
| 7   | I/O     | ı      | P2[3] | Direct switched capacitor block input                                              |
| 8   | I/O     | i      | P2[1] | Direct switched capacitor block input                                              |
| 9   |         | wer    | Vss   | Ground connection                                                                  |
| 10  | I/O     |        | P1[7] | I2C Serial Clock (SCL)                                                             |
| 11  | I/O     |        | P1[5] | I2C Serial Data (SDA)                                                              |
| 12  | I/O     |        | P1[3] | ,                                                                                  |
| 13  | I/O     |        | P1[1] | Crystal (XTALin), I <sup>2</sup> C Serial Clock                                    |
|     |         |        |       | Crystal (XTALin), I <sup>2</sup> C Serial Clock (SCL), ISSP-SCLK <sup>[3]</sup> .  |
| 14  |         | wer    | Vss   | Ground connection                                                                  |
| 15  | I/O     |        | P1[0] | Crystal (XTALout), I <sup>2</sup> C Serial Data (SDA), ISSP-SDATA <sup>[3]</sup> . |
| 16  | I/O     |        | P1[2] |                                                                                    |
| 17  | I/O     |        | P1[4] | Optional External Clock Input (EXTCLK)                                             |
| 18  | I/O     |        | P1[6] |                                                                                    |
| 19  | In      | put    | XRES  | Active high external reset with internal pull down                                 |
| 20  | I/O     | ı      | P2[0] | Direct switched capacitor block input                                              |
| 21  | I/O     | ı      | P2[2] | Direct switched capacitor block input                                              |
| 22  | I/O     |        | P2[4] | External Analog Ground (AGND)                                                      |
| 23  | I/O     |        | P2[6] | External Voltage Reference (VREF)                                                  |
| 24  | I/O     |        | P0[0] | Analog column mux input                                                            |
| 25  | I/O     | I/O    | P0[2] | Analog column mux input and column output                                          |
| 26  | I/O     | I/O    | P0[4] | Analog column mux input and column output                                          |
| 27  | I/O     | ı      | P0[6] | Analog column mux input                                                            |
| 28  | Po      | wer    | Vdd   | Supply voltage                                                                     |

## CY8C29466 28-Pin PSoC Device



**LEGEND**: A = Analog, I = Input, and O = Output.

#### Note

Document Number: 001-12899 Rev. \*A Page 8 of 33

<sup>3.</sup> These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Technical Reference Manual for details.



## **Register Reference**

This section lists the registers of the CY8C29x66 PSoC device. For detailed register information, reference the *PSoC Technical Reference Manual*.

#### **Abbreviations Used**

The register conventions specific to this section are listed in the following table.

| Convention | Description                  |
|------------|------------------------------|
| R          | Read register or bit(s)      |
| W          | Write register or bit(s)     |
| L          | Logical register or bit(s)   |
| С          | Clearable register or bit(s) |
| #          | Access is bit specific       |

## **Register Mapping Tables**

The PSoC device has a total register address space of 512 bytes. The register space is referred to as I/O space and is divided into two banks. The XIO bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XIO bit is set the user is in Bank 1.

**Note** In the following register mapping tables, blank fields are reserved and should not be accessed.

Page 9 of 33



Register Map Bank 0 Table: User Space

| Name     | Addr    | Access | Name                 | Addr    | Access | Name                 | Addr     | Access | Name     | Addr    | Access |
|----------|---------|--------|----------------------|---------|--------|----------------------|----------|--------|----------|---------|--------|
|          | (0,Hex) |        |                      | (0,Hex) |        |                      | (0,Hex)  |        |          | (0,Hex) |        |
| PRT0DR   | 00      | RW     | DBB20DR0             | 40      | #      | ASC10CR0             | 80       | RW     | RDI2RI   | C0      | RW     |
| PRT0IE   | 01      | RW     | DBB20DR1             | 41      | W      | ASC10CR1             | 81       | RW     | RDI2SYN  | C1      | RW     |
| PRT0GS   | 02      | RW     | DBB20DR2             | 42      | RW     | ASC10CR2             | 82       | RW     | RDI2IS   | C2      | RW     |
| PRT0DM2  | 03      | RW     | DBB20CR0             | 43      | #      | ASC10CR3             | 83       | RW     | RDI2LT0  | C3      | RW     |
| PRT1DR   | 04      | RW     | DBB21DR0             | 44      | #      | ASD11CR0             | 84       | RW     | RDI2LT1  | C4      | RW     |
| PRT1IE   | 05      | RW     | DBB21DR1             | 45      | W      | ASD11CR1             | 85       | RW     | RDI2RO0  | C5      | RW     |
| PRT1GS   | 06      | RW     | DBB21DR2             | 46      | RW     | ASD11CR2             | 86       | RW     | RDI2RO1  | C6      | RW     |
| PRT1DM2  | 07      | RW     | DBB21CR0             | 47      | #      | ASD11CR3             | 87       | RW     |          | C7      |        |
| PRT2DR   | 08      | RW     | DCB22DR0             | 48      | #      | ASC12CR0             | 88       | RW     | RDI3RI   | C8      | RW     |
| PRT2IE   | 09      | RW     | DCB22DR1             | 49      | W      | ASC12CR1             | 89       | RW     | RDI3SYN  | C9      | RW     |
| PRT2GS   | 0A      | RW     | DCB22DR2             | 4A      | RW     | ASC12CR2             | 8A       | RW     | RDI3IS   | CA      | RW     |
| PRT2DM2  | 0B      | RW     | DCB22CR0             | 4B      | #      | ASC12CR3             | 8B       | RW     | RDI3LT0  | СВ      | RW     |
| PRT3DR   | 0C      | RW     | DCB23DR0             | 4C      | #      | ASD13CR0             | 8C       | RW     | RDI3LT1  | CC      | RW     |
| PRT3IE   | 0D      | RW     | DCB23DR1             | 4D      | W      | ASD13CR1             | 8D       | RW     | RDI3RO0  | CD      | RW     |
| PRT3GS   | 0E      | RW     | DCB23DR2             | 4E      | RW     | ASD13CR2             | 8E       | RW     | RDI3RO1  | CE      | RW     |
| PRT3DM2  | 0F      | RW     | DCB23CR0             | 4F      | #      | ASD13CR3             | 8F       | RW     | RDISKOT  | CF      | 1744   |
| PRT4DR   | 10      | RW     | DBB30DR0             | 50      | #      | ASD20CR0             | 90       | RW     | CUR PP   | D0      | RW     |
|          |         |        |                      |         | W W    |                      |          |        | _        |         |        |
| PRT4IE   | 11      | RW     | DBB30DR1             | 51      |        | ASD20CR1             | 91       | RW     | STK_PP   | D1      | RW     |
| PRT4GS   | 12      | RW     | DBB30DR2             | 52      | RW     | ASD20CR2             | 92       | RW     |          | D2      |        |
| PRT4DM2  | 13      | RW     | DBB30CR0             | 53      | #      | ASD20CR3             | 93       | RW     | IDX_PP   | D3      | RW     |
| PRT5DR   | 14      | RW     | DBB31DR0             | 54      | #      | ASC21CR0             | 94       | RW     | MVR_PP   | D4      | RW     |
| PRT5IE   | 15      | RW     | DBB31DR1             | 55      | W      | ASC21CR1             | 95       | RW     | MVW_PP   | D5      | RW     |
| PRT5GS   | 16      | RW     | DBB31DR2             | 56      | RW     | ASC21CR2             | 96       | RW     | I2C_CFG  | D6      | RW     |
| PRT5DM2  | 17      | RW     | DBB31CR0             | 57      | #      | ASC21CR3             | 97       | RW     | I2C_SCR  | D7      | #      |
| PRT6DR   | 18      | RW     | DCB32DR0             | 58      | #      | ASD22CR0             | 98       | RW     | I2C_DR   | D8      | RW     |
| PRT6IE   | 19      | RW     | DCB32DR1             | 59      | W      | ASD22CR1             | 99       | RW     | I2C_MSCR | D9      | #      |
| PRT6GS   | 1A      | RW     | DCB32DR2             | 5A      | RW     | ASD22CR2             | 9A       | RW     | INT_CLR0 | DA      | RW     |
| PRT6DM2  | 1B      | RW     | DCB32CR0             | 5B      | #      | ASD22CR3             | 9B       | RW     | INT_CLR1 | DB      | RW     |
| PRT7DR   | 1C      | RW     | DCB33DR0             | 5C      | #      | ASC23CR0             | 9C       | RW     | INT_CLR2 | DC      | RW     |
| PRT7IE   | 1D      | RW     | DCB33DR1             | 5D      | W W    | ASC23CR1             | 9D       | RW     | INT_CLR3 | DD      | RW     |
| PRT7GS   | 1E      | RW     | DCB33DR2             | 5E      | RW     | ASC23CR2             | 9E       | RW     | INT_MSK3 | DE      | RW     |
| PRT7DM2  | 1F      | RW     |                      | 5F      |        | ASC23CR2<br>ASC23CR3 | 9E<br>9F | RW     |          | DF      | RW     |
|          |         |        | DCB33CR0             |         | #      | ASUZSUKS             |          | KVV    | INT_MSK2 |         |        |
| DBB00DR0 | 20      | #      | AMX_IN               | 60      | RW     |                      | A0       |        | INT_MSK0 | E0      | RW     |
| DBB00DR1 | 21      | W      |                      | 61      |        |                      | A1       |        | INT_MSK1 | E1      | RW     |
| DBB00DR2 | 22      | RW     |                      | 62      |        |                      | A2       |        | INT_VC   | E2      | RC     |
| DBB00CR0 | 23      | #      | ARF_CR               | 63      | RW     |                      | A3       |        | RES_WDT  | E3      | W      |
| DBB01DR0 | 24      | #      | CMP_CR0              | 64      | #      |                      | A4       |        | DEC_DH   | E4      | RC     |
| DBB01DR1 | 25      | W      | ASY_CR               | 65      | #      |                      | A5       |        | DEC_DL   | E5      | RC     |
| DBB01DR2 | 26      | RW     | CMP_CR1              | 66      | RW     |                      | A6       |        | DEC_CR0  | E6      | RW     |
| DBB01CR0 | 27      | #      |                      | 67      |        |                      | A7       |        | DEC_CR1  | E7      | RW     |
| DCB02DR0 | 28      | #      |                      | 68      |        | MUL1_X               | A8       | W      | MUL0_X   | E8      | W      |
| DCB02DR1 | 29      | W      |                      | 69      |        | MUL1_Y               | A9       | W      | MUL0_Y   | E9      | W      |
| DCB02DR2 | 2A      | RW     |                      | 6A      |        | MUL1_DH              | AA       | R      | MULO DH  | EA      | R      |
| DCB02CR0 | 2B      | #      |                      | 6B      |        | MUL1_DL              | AB       | R      | MUL0_DL  | EB      | R      |
| DCB02CR0 | 2C      | #      | TMP_DR0              | 6C      | RW     | ACC1 DR1             | AC       | RW     | ACC0_DR1 | EC      | RW     |
|          |         |        |                      |         |        | _                    |          |        |          |         |        |
| DCB03DR1 | 2D      | W      | TMP_DR1              | 6D      | RW     | ACC1_DR0             | AD       | RW     | ACC0_DR0 | ED      | RW     |
| DCB03DR2 | 2E      | RW     | TMP_DR2              | 6E      | RW     | ACC1_DR3             | AE       | RW     | ACC0_DR3 | EE      | RW     |
| DCB03CR0 | 2F      | #      | TMP_DR3              | 6F      | RW     | ACC1_DR2             | AF       | RW     | ACC0_DR2 | EF      | RW     |
| DBB10DR0 | 30      | #      | ACB00CR3             | 70      | RW     | RDI0RI               | B0       | RW     |          | F0      |        |
| DBB10DR1 | 31      | W      | ACB00CR0             | 71      | RW     | RDI0SYN              | B1       | RW     |          | F1      |        |
| DBB10DR2 | 32      | RW     | ACB00CR1             | 72      | RW     | RDI0IS               | B2       | RW     |          | F2      |        |
| DBB10CR0 | 33      | #      | ACB00CR2             | 73      | RW     | RDI0LT0              | В3       | RW     |          | F3      |        |
| DBB11DR0 | 34      | #      | ACB01CR3             | 74      | RW     | RDI0LT1              | B4       | RW     |          | F4      |        |
| DBB11DR1 | 35      | W      | ACB01CR0             | 75      | RW     | RDI0RO0              | B5       | RW     |          | F5      |        |
| DBB11DR2 | 36      | RW     | ACB01CR1             | 76      | RW     | RDI0RO1              | B6       | RW     |          | F6      |        |
| DBB11CR0 | 37      | #      | ACB01CR2             | 77      | RW     |                      | B7       |        | CPU F    | F7      | RL     |
| DCB12DR0 | 38      | #      | ACB01CR2<br>ACB02CR3 | 78      | RW     | RDI1RI               | B8       | RW     | 5. 0_i   | F8      | 11     |
|          |         |        |                      | 79      |        | RDI1SYN              |          | RW     |          |         |        |
| DCB12DR1 | 39      | W      | ACB02CR0             |         | RW     |                      | B9       |        |          | F9      |        |
| DCB12DR2 | 3A      | RW     | ACB02CR1             | 7A      | RW     | RDI1IS               | BA       | RW     |          | FA      |        |
| DCB12CR0 | 3B      | #      | ACB02CR2             | 7B      | RW     | RDI1LT0              | BB       | RW     |          | FB      |        |
| DCB13DR0 | 3C      | #      | ACB03CR3             | 7C      | RW     | RDI1LT1              | BC       | RW     |          | FC      |        |
| DCB13DR1 | 3D      | W      | ACB03CR0             | 7D      | RW     | RDI1RO0              | BD       | RW     |          | FD      |        |
| DCB13DR2 | 3E      | RW     | ACB03CR1             | 7E      | RW     | RDI1RO1              | BE       | RW     | CPU_SCR1 | FE      | #      |
| DCB13CR0 | 3F      | #      | ACB03CR2             | 7F      | RW     |                      | BF       |        | CPU_SCR0 | FF      | #      |



Register Map Bank 1 Table: Configuration Space

| Mana     | Addr     |        | Configurat           | Addr     |        | Manage   | Addr     |        | Mana      | Addr    |        |
|----------|----------|--------|----------------------|----------|--------|----------|----------|--------|-----------|---------|--------|
| Name     | (1,Hex)  | Access | Name                 | (1,Hex)  | Access | Name     | (1,Hex)  | Access | Name      | (1,Hex) | Access |
| PRT0DM0  | 00       | RW     | DBB20FN              | 40       | RW     | ASC10CR0 | 80       | RW     | RDI2RI    | C0      | RW     |
| PRT0DM1  | 01       | RW     | DBB20IN              | 41       | RW     | ASC10CR1 | 81       | RW     | RDI2SYN   | C1      | RW     |
| PRT0IC0  | 02       | RW     | DBB20OU              | 42       | RW     | ASC10CR2 | 82       | RW     | RDI2IS    | C2      | RW     |
| PRT0IC1  | 03       | RW     |                      | 43       |        | ASC10CR3 | 83       | RW     | RDI2LT0   | C3      | RW     |
| PRT1DM0  | 04       | RW     | DBB21FN              | 44       | RW     | ASD11CR0 | 84       | RW     | RDI2LT1   | C4      | RW     |
| PRT1DM1  | 05       | RW     | DBB21IN              | 45       | RW     | ASD11CR1 | 85       | RW     | RDI2RO0   | C5      | RW     |
| PRT1IC0  | 06       | RW     | DBB21OU              | 46       | RW     | ASD11CR2 | 86       | RW     | RDI2RO1   | C6      | RW     |
| PRT1IC1  | 07       | RW     |                      | 47       |        | ASD11CR3 | 87       | RW     |           | C7      |        |
| PRT2DM0  | 08       | RW     | DCB22FN              | 48       | RW     | ASC12CR0 | 88       | RW     | RDI3RI    | C8      | RW     |
| PRT2DM1  | 09       | RW     | DCB22IN              | 49       | RW     | ASC12CR1 | 89       | RW     | RDI3SYN   | C9      | RW     |
| PRT2IC0  | 0A       | RW     | DCB22OU              | 4A       | RW     | ASC12CR2 | 8A       | RW     | RDI3IS    | CA      | RW     |
| PRT2IC1  | 0A<br>0B | RW     | DOBZZOO              | 4B       | IXVV   | ASC12CR3 | 8B       | RW     | RDI3LT0   | СВ      | RW     |
| PRT3DM0  | 0C       | RW     | DCDOOFN              | 4C       | RW     | ASD13CR0 | 8C       | RW     | RDI3LT1   | CC      | RW     |
|          |          |        | DCB23FN              |          |        |          |          |        |           |         |        |
| PRT3DM1  | 0D       | RW     | DCB23IN              | 4D       | RW     | ASD13CR1 | 8D       | RW     | RDI3RO0   | CD      | RW     |
| PRT3IC0  | 0E       | RW     | DCB23OU              | 4E       | RW     | ASD13CR2 | 8E       | RW     | RDI3RO1   | CE      | RW     |
| PRT3IC1  | 0F       | RW     |                      | 4F       |        | ASD13CR3 | 8F       | RW     |           | CF      |        |
| PRT4DM0  | 10       | RW     | DBB30FN              | 50       | RW     | ASD20CR0 | 90       | RW     | GDI_O_IN  | D0      | RW     |
| PRT4DM1  | 11       | RW     | DBB30IN              | 51       | RW     | ASD20CR1 | 91       | RW     | GDI_E_IN  | D1      | RW     |
| PRT4IC0  | 12       | RW     | DBB30OU              | 52       | RW     | ASD20CR2 | 92       | RW     | GDI_O_OU  | D2      | RW     |
| PRT4IC1  | 13       | RW     |                      | 53       |        | ASD20CR3 | 93       | RW     | GDI_E_OU  | D3      | RW     |
| PRT5DM0  | 14       | RW     | DBB31FN              | 54       | RW     | ASC21CR0 | 94       | RW     |           | D4      |        |
| PRT5DM1  | 15       | RW     | DBB31IN              | 55       | RW     | ASC21CR1 | 95       | RW     |           | D5      |        |
| PRT5IC0  | 16       | RW     | DBB31OU              | 56       | RW     | ASC21CR2 | 96       | RW     |           | D6      |        |
| PRT5IC1  | 17       | RW     |                      | 57       |        | ASC21CR3 | 97       | RW     |           | D7      |        |
| PRT6DM0  | 18       | RW     | DCB32FN              | 58       | RW     | ASD22CR0 | 98       | RW     |           | D8      |        |
| PRT6DM1  | 19       | RW     | DCB32IN              | 59       | RW     | ASD22CR1 | 99       | RW     |           | D9      |        |
| PRT6IC0  | 1A       | RW     | DCB32OU              | 5A       | RW     | ASD22CR2 | 9A       | RW     |           | DA      |        |
| PRT6IC1  | 1B       | RW     | D0D3200              | 5B       | 1000   | ASD22CR3 | 9B       | RW     |           | DB      |        |
| PRT7DM0  | 1C       | RW     | DCD33EN              | 5C       | RW     | ASC23CR0 | 9C       | RW     |           | DC      |        |
|          |          |        | DCB33FN              |          |        |          |          |        | 000 00 FN |         | DW     |
| PRT7DM1  | 1D       | RW     | DCB33IN              | 5D       | RW     | ASC23CR1 | 9D       | RW     | OSC_GO_EN | DD      | RW     |
| PRT7IC0  | 1E       | RW     | DCB33OU              | 5E       | RW     | ASC23CR2 | 9E       | RW     | OSC_CR4   | DE      | RW     |
| PRT7IC1  | 1F       | RW     |                      | 5F       |        | ASC23CR3 | 9F       | RW     | OSC_CR3   | DF      | RW     |
| DBB00FN  | 20       | RW     | CLK_CR0              | 60       | RW     |          | A0       |        | OSC_CR0   | E0      | RW     |
| DBB00IN  | 21       | RW     | CLK_CR1              | 61       | RW     |          | A1       |        | OSC_CR1   | E1      | RW     |
| DBB00OU  | 22       | RW     | ABF_CR0              | 62       | RW     |          | A2       |        | OSC_CR2   | E2      | RW     |
|          | 23       |        | AMD_CR0              | 63       | RW     |          | A3       |        | VLT_CR    | E3      | RW     |
| DBB01FN  | 24       | RW     |                      | 64       |        |          | A4       |        | VLT_CMP   | E4      | R      |
| DBB01IN  | 25       | RW     |                      | 65       |        |          | A5       |        |           | E5      |        |
| DBB01OU  | 26       | RW     | AMD_CR1              | 66       | RW     |          | A6       |        |           | E6      |        |
|          | 27       |        | ALT_CR0              | 67       | RW     |          | A7       |        | DEC_CR2   | E7      | RW     |
| DCB02FN  | 28       | RW     | ALT_CR1              | 68       | RW     |          | A8       |        | IMO_TR    | E8      | W      |
| DCB02IN  | 29       | RW     | CLK_CR2              | 69       | RW     |          | A9       |        | ILO_TR    | E9      | W      |
| DCB02OU  | 2A       | RW     |                      | 6A       |        |          | AA       |        | BDG_TR    | EA      | RW     |
|          | 2B       |        |                      | 6B       |        |          | AB       |        | ECO_TR    | EB      | W      |
| DCB03FN  | 2C       | RW     | TMP_DR0              | 6C       | RW     |          | AC       |        |           | EC      | - ''   |
| BOBOOILI |          | 5147   | T110 001             |          | B)4/   |          |          |        |           |         |        |
| DCB030U  | 2D<br>2E | RW     | TMP_DR1 TMP_DR2      | 6D<br>6E | RW     |          | AD<br>AE |        |           | EE      |        |
| DCD0300  | 2E<br>2F | LVV    | TMP_DR2 TMP_DR3      | 6F       |        |          | AF       |        |           | EF      |        |
| DDD40EN  |          | D\A/   |                      |          | RW     | DDIODI   |          | DW     |           |         |        |
| DBB10FN  | 30       | RW     | ACB00CR3             | 70       | RW     | RDI0RI   | B0       | RW     |           | F0      |        |
| DBB10IN  | 31       | RW     | ACB00CR0             | 71       | RW     | RDI0SYN  | B1       | RW     |           | F1      |        |
| DBB10OU  | 32       | RW     | ACB00CR1             | 72       | RW     | RDI0IS   | B2       | RW     |           | F2      |        |
|          | 33       |        | ACB00CR2             | 73       | RW     | RDI0LT0  | B3       | RW     |           | F3      |        |
| DBB11FN  | 34       | RW     | ACB01CR3             | 74       | RW     | RDI0LT1  | B4       | RW     |           | F4      |        |
| DBB11IN  | 35       | RW     | ACB01CR0             | 75       | RW     | RDI0RO0  | B5       | RW     |           | F5      |        |
| DBB11OU  | 36       | RW     | ACB01CR1             | 76       | RW     | RDI0RO1  | В6       | RW     |           | F6      |        |
|          | 37       |        | ACB01CR2             | 77       | RW     |          | В7       |        | CPU_F     | F7      | RL     |
| DCB12FN  | 38       | RW     | ACB02CR3             | 78       | RW     | RDI1RI   | B8       | RW     |           | F8      |        |
| DCB12IN  | 39       | RW     | ACB02CR0             | 79       | RW     | RDI1SYN  | B9       | RW     |           | F9      |        |
| DCB12OU  | 3A       | RW     | ACB02CR1             | 7A       | RW     | RDI1IS   | BA       | RW     | FLS_PR1   | FA      | RW     |
|          | 3B       | ļ      | ACB02CR2             | 7B       | RW     | RDI1LT0  | BB       | RW     | . ===     | FB      |        |
| DCB13FN  | 3C       | RW     | ACB02CR2<br>ACB03CR3 | 7C       | RW     | RDI1LT1  | BC       | RW     |           | FC      |        |
|          |          |        |                      |          |        |          |          |        |           |         |        |
| DCB13IN  | 3D       | RW     | ACB03CR0             | 7D       | RW     | RDI1RO0  | BD       | RW     | CDIL CODA | FD      | ,,     |
| DCB13OU  | 3E<br>3F | RW     | ACB03CR1             | 7E       | RW     | RDI1RO1  | BE       | RW     | CPU_SCR1  | FE      | #      |
|          |          |        | ACB03CR2             | 7F       | RW     |          | BF       | i l    | CPU_SCR0  | FF      | #      |

Blank fields are Reserved and should not be accessed.

# Access is bit specific.



## **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8C29x66 PSoC device. For the most up to date electrical specifications, confirm that you have the most recent data sheet by going to the web at <a href="http://www.cypress.com/psoc">http://www.cypress.com/psoc</a>.

Specifications are valid for -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C and T<sub>J</sub>  $\leq$  100°C, except where noted.

Refer to Table 17 on page 21 for the electrical specifications on the IMO using SLIMO mode.

Figure 3. Voltage versus CPU Frequency



Figure 3b. IMO Frequency Trim Options



The following table lists the units of measure that are used in this section.

Table 4. Units of Measure

| Symbol | Unit of Measure             | Symbol | Unit of Measure               |
|--------|-----------------------------|--------|-------------------------------|
| °C     | degree Celsius              | μW     | microwatts                    |
| dB     | decibels                    | mA     | milli-ampere                  |
| fF     | femto farad                 | ms     | milli-second                  |
| Hz     | hertz                       | mV     | milli-volts                   |
| KB     | 1024 bytes                  | nA     | nanoampere                    |
| Kbit   | 1024 bits                   | ns     | nanosecond                    |
| kHz    | kilohertz                   | nV     | nanovolts                     |
| kΩ     | kilohm                      | Ω      | ohm                           |
| MHz    | megahertz                   | pА     | picoampere                    |
| MΩ     | megaohm                     | pF     | picofarad                     |
| μΑ     | microampere                 | pp     | peak-to-peak                  |
| μF     | microfarad                  | ppm    | parts per million             |
| μН     | microhenry                  | ps     | picosecond                    |
| μS     | microsecond                 | sps    | samples per second            |
| μV     | microvolts                  | Σ      | sigma: one standard deviation |
| μVrms  | microvolts root-mean-square | V      | volts                         |



## **Absolute Maximum Ratings**

| Symbol            | Description                                                   | Min          | Тур | Max          | Units | Notes                                                                                                                                                                          |
|-------------------|---------------------------------------------------------------|--------------|-----|--------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub>  | Storage Temperature                                           | -55          | 25  | +100         | °C    | Higher storage temperatures reduce data retention time. Recommended storage temperature is +25°C±25°C. Extended duration storage temperatures above 65°C degrades reliability. |
| T <sub>A</sub>    | Ambient Temperature with Power Applied                        | -40          | _   | +85          | °C    |                                                                                                                                                                                |
| Vdd               | Supply Voltage on Vdd Relative to Vss                         | -0.5         | _   | +6.0         | V     |                                                                                                                                                                                |
| V <sub>IO</sub>   | DC Input Voltage                                              | Vss -<br>0.5 | -   | Vdd +<br>0.5 | V     |                                                                                                                                                                                |
| V <sub>IOZ</sub>  | DC Voltage Applied to Tristate                                | Vss -<br>0.5 | -   | Vdd +<br>0.5 | V     |                                                                                                                                                                                |
| I <sub>MIO</sub>  | Maximum Current into any Port Pin                             | -25          | _   | +50          | mA    |                                                                                                                                                                                |
| I <sub>MAIO</sub> | Maximum Current into any Port Pin Configured as Analog Driver | -50          | -   | +50          | mA    |                                                                                                                                                                                |
| ESD               | Electro Static Discharge Voltage                              | 2000         | _   | _            | V     | Human Body Model ESD.                                                                                                                                                          |
| LU                | Latch Up Current                                              | _            | _   | 200          | mA    |                                                                                                                                                                                |

# **Operating Temperature**

| Symbol         | Description          | Min | Тур | Max  | Units | Notes                                                                                                                                                                            |
|----------------|----------------------|-----|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>A</sub> | Ambient Temperature  | -40 | _   | +85  | °C    |                                                                                                                                                                                  |
| TJ             | Junction Temperature | -40 | _   | +100 | °C    | The temperature rise from ambient to junction is package specific. See Thermal Impedances on page 30. The user must limit the power consumption to comply with this requirement. |



## **DC Electrical Characteristics**

## DC Chip-Level Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 5. DC Chip-Level Specifications

| Symbol             | Description                                                                                                                 | Min  | Тур | Max  | Units | Notes                                                                                                                                              |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Vdd                | Supply Voltage                                                                                                              | 3.00 | -   | 5.25 | V     | See DC POR and LVD Specifications on page 19.                                                                                                      |
| I <sub>DD</sub>    | Supply Current                                                                                                              | _    | 8   | 14   | mA    | Conditions are 5.25V, CPU = 3 MHz,<br>SYSCLK doubler disabled, VC1 = 1.5<br>MHz, VC2 = 93.75 kHz, VC3 = 0.366 kHz.                                 |
| I <sub>DD3</sub>   | Supply Current                                                                                                              | _    | 5   | 9    | mA    | Conditions are Vdd = 3.3V, CPU = 3 MHz, SYSCLK doubler disabled, VC1 = 1.5 MHz, VC2 = 93.75 kHz, VC3 = 0.366 kHz.                                  |
| I <sub>DDP</sub>   | Supply Current when IMO = 6 MHz using SLIMO Mode.                                                                           | _    | 2   | 3    | mA    | Conditions are Vdd = 3.3V, CPU = 3 MHz, SYSCLK doubler disabled, VC1 = 0.375 MHz, VC2 = 23.44 kHz, VC3 = 0.09 kHz.                                 |
| I <sub>SB</sub>    | Sleep (Mode) Current with POR, LVD, Sleep<br>Timer, WDT, and Internal Slow Oscillator<br>Active.                            | _    | 4   | 25   | μА    | Conditions are with internal slow speed oscillator, Vdd = 3.3V, -40 $^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ 85 $^{\circ}$ C.                     |
| I <sub>SBXTL</sub> | Sleep (Mode) Current with POR, LVD, Sleep<br>Timer, WDT, Internal Slow Oscillator, and 32<br>kHz Crystal Oscillator Active. | _    | 4   | 27   | μА    | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. Vdd = 3.3V, -40 $^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ 85 $^{\circ}$ C. |
| $V_{REF}$          | Reference Voltage (Bandgap)                                                                                                 | 1.28 | 1.3 | 1.32 | V     | Trimmed for appropriate Vdd.                                                                                                                       |

## DC General Purpose I/O Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 6. DC GPIO Specifications

| Symbol           | Description                       | Min          | Тур | Max  | Units | Notes                                                                                                                                                                                 |
|------------------|-----------------------------------|--------------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull Up Resistor                  | 4            | 5.6 | 8    | kΩ    |                                                                                                                                                                                       |
| R <sub>PD</sub>  | Pull Down Resistor                | 4            | 5.6 | 8    | kΩ    |                                                                                                                                                                                       |
| V <sub>OH</sub>  | High Output Level                 | Vdd -<br>1.0 | ı   | -    | V     | IOH = 10 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). 80 mA maximum combined IOH budget. |
| V <sub>OL</sub>  | Low Output Level                  | -            | -   | 0.75 | V     | IOL = -25 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5]))150 mA maximum combined IOL budget. |
| $V_{IL}$         | Input Low Level                   | _            | _   | 0.8  | V     | Vdd = 3.0 to 5.25.                                                                                                                                                                    |
| V <sub>IH</sub>  | Input High Level                  | 2.1          | _   |      | V     | Vdd = 3.0 to 5.25.                                                                                                                                                                    |
| V <sub>H</sub>   | Input Hysterisis                  | -            | 60  | _    | mV    |                                                                                                                                                                                       |
| I <sub>IL</sub>  | Input Leakage (Absolute Value)    | -            | 1   | _    | nA    | Gross tested to 1 μA.                                                                                                                                                                 |
| C <sub>IN</sub>  | Capacitive Load on Pins as Input  | _            | 3.5 | 10   | pF    | Package and pin dependent.<br>Temp = 25°C.                                                                                                                                            |
| C <sub>OUT</sub> | Capacitive Load on Pins as Output | _            | 3.5 | 10   | pF    | Package and pin dependent.<br>Temp = 25°C.                                                                                                                                            |

Document Number: 001-12899 Rev. \*A Page 14 of 33



## DC Operational Amplifier Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

The Operational Amplifier is a component of both the Analog Continuous Time PSoC blocks and the Analog Switched Capacitor PSoC blocks. The guaranteed specifications are measured in the Analog Continuous Time PSoC block. Typical parameters apply to 5V at 25°C and are for design guidance only.

**Table 7. 5V DC Operational Amplifier Specifications** 

| Symbol               | Description                                                          | Min   | Тур        | Max      | Units    | Notes                                                               |
|----------------------|----------------------------------------------------------------------|-------|------------|----------|----------|---------------------------------------------------------------------|
| V <sub>OSOA</sub>    | Input Offset Voltage (Absolute Value)                                |       | 4.0        | 40       |          |                                                                     |
|                      | Power = Low, Opamp Bias = High                                       | _     | 1.6        | 10       | mV       |                                                                     |
|                      | Power = Medium, Opamp Bias = High<br>Power = High, Opamp Bias = High | -     | 1.3<br>1.2 | 8<br>7.5 | mV<br>mV |                                                                     |
|                      | Power = High, Opamp blas = High<br>                                  | _     | 1.2        | 7.5      | IIIV     |                                                                     |
| TCV <sub>OSOA</sub>  | Average Input Offset Voltage Drift                                   | _     | 7.0        | 35.0     | μV/°C    |                                                                     |
| I <sub>EBOA</sub>    | Input Leakage Current (Port 0 Analog Pins)                           | _     | 200        | _        | pА       | Gross tested to 1 μA.                                               |
| C <sub>INOA</sub>    | Input Capacitance (Port 0 Analog Pins)                               | -     | 4.5        | 9.5      | pF       | Package and pin dependent.<br>Temp = 25 °C.                         |
| V <sub>CMOA</sub>    | Common Mode Voltage Range. All cases,                                | 0.0   | _          | Vdd      | V        |                                                                     |
| CIVIOA               | except highest.                                                      | 0.5   | _          | Vdd -    | V        |                                                                     |
|                      | Power = High, Opamp Bias = High                                      | 0.0   |            | 0.5      |          |                                                                     |
| CMRR <sub>OA</sub>   | Common Mode Rejection Ratio                                          | 60    | _          | _        | dB       |                                                                     |
| G <sub>OLOA</sub>    | Open Loop Gain                                                       | 80    | _          | _        | dB       |                                                                     |
| V <sub>OHIGHOA</sub> | High Output Voltage Swing (Internal Signals)                         | Vdd - | _          | _        | V        |                                                                     |
|                      |                                                                      | 0.01  |            |          |          |                                                                     |
| $V_{OLOWOA}$         | Low Output Voltage Swing (Internal Signals)                          | -     | _          | 0.01     | V        |                                                                     |
| I <sub>SOA</sub>     | Supply Current (including associated AGND                            |       |            |          |          |                                                                     |
|                      | buffer)                                                              | _     | 150        | 200      | μΑ       |                                                                     |
|                      | Power = Low, Opamp Bias = Low                                        | _     | 300        | 400      | μA       |                                                                     |
|                      | Power = Low, Opamp Bias = High                                       | _     | 600        | 800      | μΑ       |                                                                     |
|                      | Power = Medium, Opamp Bias = Low                                     | _     | 1200       | 1600     | μΑ       |                                                                     |
|                      | Power = Medium, Opamp Bias = High                                    | _     | 2400       | 3200     | μΑ       |                                                                     |
|                      | Power = High, Opamp Bias = Low                                       | _     | 4600       | 6400     | μΑ       |                                                                     |
|                      | Power = High, Opamp Bias = High                                      |       |            |          |          |                                                                     |
| PSRR <sub>OA</sub>   | Supply Voltage Rejection Ratio                                       | 67    | 80         | _        | dB       | $Vss \le VIN \le (Vdd - 2.25)$ or $(Vdd - 1.25V) \le VIN \le Vdd$ . |

Table 8. 3.3V DC Operational Amplifier Specifications

| Symbol               | Description                                                                                                                       | Min           | Тур          | Max     | Units    | Notes                                       |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------|--------------|---------|----------|---------------------------------------------|
| V <sub>OSOA</sub>    | Input Offset Voltage (Absolute Value) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High High Power is 5 Volts Only | -<br>-        | 1.65<br>1.32 | 10<br>8 | mV<br>mV |                                             |
| TCV <sub>OSOA</sub>  | Average Input Offset Voltage Drift                                                                                                | _             | 7.0          | 35.0    | μV/°C    |                                             |
| I <sub>EBOA</sub>    | Input Leakage Current (Port 0 Analog Pins)                                                                                        | _             | 200          | _       | pА       | Gross tested to 1 μA.                       |
| C <sub>INOA</sub>    | Input Capacitance (Port 0 Analog Pins)                                                                                            | -             | 4.5          | 9.5     | pF       | Package and pin dependent.<br>Temp = 25 °C. |
| $V_{CMOA}$           | Common Mode Voltage Range                                                                                                         | 0             | _            | Vdd     | V        |                                             |
| CMRR <sub>OA</sub>   | Common Mode Rejection Ratio                                                                                                       | 60            | _            | _       | dB       |                                             |
| G <sub>OLOA</sub>    | Open Loop Gain                                                                                                                    | 80            | _            | -       | dB       |                                             |
| V <sub>OHIGHOA</sub> | High Output Voltage Swing (Internal Signals)                                                                                      | Vdd -<br>0.01 | _            | _       | V        |                                             |
| V <sub>OLOWOA</sub>  | Low Output Voltage Swing (Internal Signals)                                                                                       | _             | _            | 0.01    | V        |                                             |

Document Number: 001-12899 Rev. \*A Page 15 of 33



Table 8. 3.3V DC Operational Amplifier Specifications (continued)

| Symbol             | Description                                                                                                                                                                                                      | Min | Тур                               | Max                               | Units                      | Notes                                                                   |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------|-----------------------------------|----------------------------|-------------------------------------------------------------------------|
| I <sub>SOA</sub>   | Supply Current (including associated AGND buffer) Power = Low, Opamp Bias = Low Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = Low Power = Medium, Opamp Bias = High Power = High, Opamp Bias = Low |     | 150<br>300<br>600<br>1200<br>2400 | 200<br>400<br>800<br>1600<br>3200 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | Not Allowed                                                             |
|                    | Power = High, Opamp Bias = High                                                                                                                                                                                  |     |                                   |                                   |                            |                                                                         |
| PSRR <sub>OA</sub> | Supply Voltage Rejection Ratio                                                                                                                                                                                   | 54  | 80                                | _                                 | dB                         | $Vss \leq VIN \leq (Vdd - 2.25) \ or \ (Vdd - 1.25V) \leq VIN \leq Vdd$ |

## DC Low Power Comparator Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V at 25°C and are for design guidance only.

**Table 9. DC Low Power Comparator Specifications** 

| Symbol             | Description                                        | Min | Тур | Max     | Units | Notes |
|--------------------|----------------------------------------------------|-----|-----|---------|-------|-------|
| I LI LI O          | Low power comparator (LPC) reference voltage range | 0.2 | _   | Vdd - 1 | V     |       |
| I <sub>SLPC</sub>  | LPC supply current                                 | -   | 10  | 40      | μΑ    |       |
| V <sub>OSLPC</sub> | LPC voltage offset                                 | _   | 2.5 | 30      | mV    |       |

## DC Analog Output Buffer Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \le T_{\text{A}} \le 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \le T_{\text{A}} \le 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 10. 5V DC Analog Output Buffer Specifications

| Symbol               | Description                                                                  | Min                                    | Тур        | Max                                      | Units    | Notes |
|----------------------|------------------------------------------------------------------------------|----------------------------------------|------------|------------------------------------------|----------|-------|
| V <sub>OSOB</sub>    | Input Offset Voltage (Absolute Value)                                        | _                                      | 3          | 12                                       | mV       |       |
| TCV <sub>OSOB</sub>  | Average Input Offset Voltage Drift                                           | _                                      | +6         | _                                        | μV/°C    |       |
| $V_{CMOB}$           | Common-Mode Input Voltage Range                                              | 0.5                                    | -          | Vdd - 1.0                                | V        |       |
| R <sub>OUTOB</sub>   | Output Resistance Power = Low Power = High                                   |                                        | _          | 1 1                                      | W        |       |
| V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High | 0.5 x Vdd+<br>1.3<br>0.5 x Vdd+<br>1.3 | -          | _<br>_                                   | V        |       |
| V <sub>OLOWOB</sub>  | Low Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High  | -<br>-                                 | -<br>-     | 0.5 x Vdd -<br>1.3<br>0.5 x Vdd -<br>1.3 | V<br>V   |       |
| I <sub>SOB</sub>     | Supply Current Including Bias Cell (No Load) Power = Low Power = High        | _<br>_                                 | 1.1<br>2.6 | 2<br>5                                   | mA<br>mA |       |
| PSRR <sub>OB</sub>   | Supply Voltage Rejection Ratio                                               | 40                                     | 64         | _                                        | dB       |       |

Document Number: 001-12899 Rev. \*A Page 16 of 33



Table 11. 3.3V DC Analog Output Buffer Specifications

| Symbol               | Description                                                                  | Min                                      | Тур        | Max                                      | Units    | Notes |
|----------------------|------------------------------------------------------------------------------|------------------------------------------|------------|------------------------------------------|----------|-------|
| V <sub>OSOB</sub>    | Input Offset Voltage (Absolute Value)                                        | _                                        | 3          | 12                                       | mV       |       |
| TCV <sub>OSOB</sub>  | Average Input Offset Voltage Drift                                           | _                                        | +6         | _                                        | μV/°C    |       |
| V <sub>CMOB</sub>    | Common-Mode Input Voltage Range                                              | 0.5                                      | -          | Vdd - 1.0                                | V        |       |
| R <sub>OUTOB</sub>   | Output Resistance Power = Low Power = High                                   | -                                        |            | 10<br>10                                 | W<br>W   |       |
| V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 1k ohms to Vdd/2) Power = Low Power = High | 0.5 x Vdd +<br>1.0<br>0.5 x Vdd +<br>1.0 | -          |                                          | V<br>V   |       |
| V <sub>OLOWOB</sub>  | Low Output Voltage Swing (Load = 1k ohms to Vdd/2) Power = Low Power = High  |                                          | -          | 0.5 x Vdd -<br>1.0<br>0.5 x Vdd -<br>1.0 | V<br>V   |       |
| I <sub>SOB</sub>     | Supply Current Including Bias Cell (No Load) Power = Low Power = High        | _                                        | 0.8<br>2.0 | 1<br>5                                   | mA<br>mA |       |
| PSRR <sub>OB</sub>   | Supply Voltage Rejection Ratio                                               | 60                                       | 64         | _                                        | dB       |       |

## DC Analog Reference Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

The guaranteed specifications are measured through the Analog Continuous Time PSoC blocks. The power levels for AGND refer to the power of the Analog Continuous Time PSoC block. The power levels for RefHi and RefLo refer to the Analog Reference Control register. The limits stated for AGND include the offset error of the AGND buffer local to the Analog Continuous Time PSoC block. Reference control power is high.

Table 12. 5V DC Analog Reference Specifications

| Symbol    | Description                                                 | Min                      | Тур           | Max                      | Units |
|-----------|-------------------------------------------------------------|--------------------------|---------------|--------------------------|-------|
| $V_{BG5}$ | Bandgap Voltage Reference 5V                                | 1.28                     | 1.30          | 1.32                     | V     |
| _         | $AGND = Vdd/2^{[4]}$                                        | Vdd/2 - 0.02             | Vdd/2         | Vdd/2 + 0.02             | V     |
| _         | AGND = 2 x BandGap <sup>[4]</sup>                           | 2.52                     | 2.60          | 2.72                     | V     |
| _         | $AGND = P2[4] (P2[4] = Vdd/2)^{[4]}$                        | P2[4] - 0.013            | P2[4]         | P2[4] + 0.013            | V     |
| _         | AGND = BandGap <sup>[4]</sup>                               | 1.27                     | 1.3           | 1.34                     | V     |
| _         | AGND = 1.6 x BandGap <sup>[4]</sup>                         | 2.03                     | 2.08          | 2.13                     | V     |
| _         | AGND Block to Block Variation (AGND = Vdd/2) <sup>[4]</sup> | -0.034                   | 0.000         | 0.034                    | V     |
| _         | RefHi = Vdd/2 + BandGap                                     | Vdd/2 + 1.21             | Vdd/2 + 1.3   | Vdd/2 + 1.382            | V     |
| _         | RefHi = 3 x BandGap                                         | 3.75                     | 3.9           | 4.05                     | V     |
| _         | RefHi = 2 x BandGap + P2[6] (P2[6] = 1.3V)                  | P2[6] + 2.478            | P2[6] + 2.6   | P2[6] + 2.722            | V     |
| _         | RefHi = P2[4] + BandGap (P2[4] = Vdd/2)                     | P2[4] + 1.218            | P2[4] + 1.3   | P2[4] + 1.382            | V     |
| _         | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 1.3V)         | P2[4] + P2[6] -<br>0.058 | P2[4] + P2[6] | P2[4] + P2[6] +<br>0.058 | V     |
| _         | RefHi = 2 x BandGap                                         | 2.50                     | 2.60          | 2.70                     | V     |
| _         | RefHi = 3.2 x BandGap                                       | 4.02                     | 4.16          | 4.29                     | V     |
| _         | RefLo = Vdd/2 - BandGap                                     | Vdd/2 - 1.369            | Vdd/2 - 1.30  | Vdd/2 - 1.231            | V     |

Document Number: 001-12899 Rev. \*A Page 17 of 33



Table 12. 5V DC Analog Reference Specifications (continued)

| Symbol | Description                                       | Min                      | Тур           | Max                      | Units |
|--------|---------------------------------------------------|--------------------------|---------------|--------------------------|-------|
| _      | RefLo = BandGap                                   | 1.20                     | 1.30          | 1.40                     | V     |
| _      | RefLo = 2 x BandGap - P2[6] (P2[6] = 1.3V)        | 2.489 - P2[6]            | 2.6 - P2[6]   | 2.711 - P2[6]            | V     |
| _      | RefLo = P2[4] - BandGap (P2[4] = Vdd/2)           | P2[4] - 1.368            | P2[4] - 1.30  | P2[4] - 1.232            | V     |
| _      | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 1.3V) | P2[4] - P2[6] -<br>0.042 | P2[4] - P2[6] | P2[4] - P2[6] +<br>0.042 | V     |

Table 13. 3.3V DC Analog Reference Specifications

| Symbol     | Description                                                 | Min                      | Тур           | Max                      | Units |  |  |  |
|------------|-------------------------------------------------------------|--------------------------|---------------|--------------------------|-------|--|--|--|
| $V_{BG33}$ | Bandgap Voltage Reference 3.3V                              | 1.28                     | 1.30          | 1.32                     | V     |  |  |  |
| _          | $AGND = Vdd/2^{[4]}$                                        | Vdd/2 - 0.02             | Vdd/2         | Vdd/2 + 0.02             | V     |  |  |  |
| _          | AGND = 2 x BandGap <sup>[4]</sup>                           |                          | Not Allowed   | d                        | •     |  |  |  |
| _          | AGND = P2[4] (P2[4] = Vdd/2)                                | P2[4] - 0.009            | P2[4]         | P2[4] + 0.009            | V     |  |  |  |
| _          | AGND = BandGap <sup>[4]</sup>                               | 1.27                     | 1.30          | 1.34                     | V     |  |  |  |
| _          | AGND = 1.6 x BandGap <sup>[4]</sup>                         | 2.03                     | 2.08          | 2.13                     | V     |  |  |  |
| _          | AGND Block to Block Variation (AGND = Vdd/2) <sup>[4]</sup> | -0.034                   | 0.000         | 0.034                    | mV    |  |  |  |
| _          | RefHi = Vdd/2 + BandGap                                     |                          | Not Allowed   | d                        |       |  |  |  |
| _          | RefHi = 3 x BandGap                                         | Not Allowed              |               |                          |       |  |  |  |
| _          | RefHi = 2 x BandGap + P2[6] (P2[6] = 0.5V)                  |                          | Not Allowed   | d                        |       |  |  |  |
| _          | RefHi = P2[4] + BandGap (P2[4] = Vdd/2)                     |                          | Not Allowed   | d                        |       |  |  |  |
| _          | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V)         | P2[4] + P2[6] -<br>0.042 | P2[4] + P2[6] | P2[4] + P2[6] +<br>0.042 | V     |  |  |  |
| _          | RefHi = 2 x BandGap                                         | 2.50                     | 2.60          | 2.70                     | V     |  |  |  |
| _          | RefHi = 3.2 x BandGap                                       |                          | Not Allowed   | d                        | •     |  |  |  |
| _          | RefLo = Vdd/2 - BandGap                                     |                          | Not Allowed   | d                        |       |  |  |  |
| _          | RefLo = BandGap                                             | Not Allowed              |               |                          |       |  |  |  |
| _          | RefLo = 2 x BandGap - P2[6] (P2[6] = 0.5V)                  | Not Allowed              |               |                          |       |  |  |  |
| _          | RefLo = P2[4] - BandGap (P2[4] = Vdd/2)                     | Not Allowed              |               |                          |       |  |  |  |
| _          | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V)           | P2[4] - P2[6] -<br>0.036 | P2[4] - P2[6] | P2[4] - P2[6] +<br>0.036 | V     |  |  |  |

## DC Analog PSoC Block Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 14. DC Analog PSoC Block Specifications

| Symbol          | Description                           | Min | Тур  | Max | Units | Notes |
|-----------------|---------------------------------------|-----|------|-----|-------|-------|
| R <sub>CT</sub> | Resistor Unit Value (Continuous Time) | _   | 12.2 | _   | kΩ    |       |
| C <sub>SC</sub> | Capacitor Unit Value (Switch Cap)     | _   | 80   | _   | fF    |       |

#### Note

Document Number: 001-12899 Rev. \*A Page 18 of 33

<sup>4.</sup> AGND tolerance includes the offsets of the local buffer in the PSoC block. Bandgap voltage is  $1.3V \pm 0.02V$ 



## DC POR and LVD Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 15. DC POR and LVD Specifications

| Symbol                                                               | Description                                                                                                                                    | Min                                                          | Тур                                                          | Max                                                                   | Units                                 | Notes |
|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|-------|
| V <sub>PPOR0R</sub><br>V <sub>PPOR1R</sub><br>V <sub>PPOR2R</sub>    | Vdd Value for PPOR Trip (positive ramp) PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b                                                  | _                                                            | 2.91<br>4.39<br>4.55                                         |                                                                       | V<br>V<br>V                           |       |
| V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub>       | Vdd Value for PPOR Trip (negative ramp) PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b                                                  | _                                                            | 2.82<br>4.39<br>4.55                                         | _                                                                     | V<br>V<br>V                           |       |
| V <sub>PH0</sub><br>V <sub>PH1</sub><br>V <sub>PH2</sub>             | PPOR Hysteresis PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b                                                                          | _<br>_<br>_                                                  | 92<br>0<br>0                                                 | 1 1 1                                                                 | mV<br>mV<br>mV                        |       |
| VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | Vdd Value for LVD Trip VM[2:0] = 000b VM[2:0] = 001b VM[2:0] = 010b VM[2:0] = 011b VM[2:0] = 100b VM[2:0] = 101b VM[2:0] = 101b VM[2:0] = 111b | 2.86<br>2.96<br>3.07<br>3.92<br>4.39<br>4.55<br>4.63<br>4.72 | 2.92<br>3.02<br>3.13<br>4.00<br>4.48<br>4.64<br>4.73<br>4.81 | 2.98 <sup>[5]</sup> 3.08 3.20 4.08 4.57 4.74 <sup>[6]</sup> 4.82 4.91 | V V V V V V V V V V V V V V V V V V V |       |

## Notes

<sup>5.</sup> Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply.6. Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply.



## DC Programming Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

**Table 16. DC Programming Specifications** 

| Symbol                | Description                                                                     | Min       | Тур | Max           | Units | Notes                                |
|-----------------------|---------------------------------------------------------------------------------|-----------|-----|---------------|-------|--------------------------------------|
| I <sub>DDP</sub>      | Supply Current During Programming or Verify                                     | _         | 10  | 30            | mA    |                                      |
| V <sub>ILP</sub>      | Input Low Voltage During Programming or Verify                                  | _         | -   | 0.8           | V     |                                      |
| V <sub>IHP</sub>      | Input High Voltage During Programming or Verify                                 | 2.2       | _   | -             | V     |                                      |
| I <sub>ILP</sub>      | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | _         | _   | 0.2           | mA    | Driving internal pull down resistor. |
| I <sub>IHP</sub>      | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | _         | _   | 1.5           | mA    | Driving internal pull down resistor. |
| V <sub>OLV</sub>      | Output Low Voltage During Programming or Verify                                 | _         | _   | Vss +<br>0.75 | V     |                                      |
| V <sub>OHV</sub>      | Output High Voltage During Programming or Verify                                | Vdd - 1.0 | _   | Vdd           | V     |                                      |
| Flash <sub>ENPB</sub> | Flash Endurance (per block) <sup>[7]</sup>                                      | 1,000     | _   | -             | -     | Erase/write cycles per block.        |
| Flash <sub>ENT</sub>  | Flash Endurance (total)[8]                                                      | 512,000   | _   | _             | _     | Erase/write cycles.                  |
| Flash <sub>DR</sub>   | Flash Data Retention                                                            | 15        | _   | _             | Years |                                      |

For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing.
Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information.
 A maximum of 512 blocks x 1,000 programming cycles is allowed.



## **AC Electrical Characteristics**

AC Chip-Level Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Note See the individual user module data sheets for information on maximum frequencies for user modules.

Table 17. AC Chip-Level Specifications

| Symbol                  | Description                                             | Min                     | Тур    | Max                     | Units | Notes                                                                                                                                                                                                                                                           |
|-------------------------|---------------------------------------------------------|-------------------------|--------|-------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>IMO24</sub>      | Internal Main Oscillator Frequency for 24 MHz           | 22.8                    | 24     | 25.2 <sup>[9]</sup>     | MHz   | Trimmed for 5V or 3.3V operation using factory trim values. See Figure 3 on page 12. SLIMO Mode = 0.                                                                                                                                                            |
| F <sub>IMO6</sub>       | Internal Main Oscillator Frequency for 6 MHz            | 5.52                    | 6      | 6.48 <sup>[9]</sup>     | MHz   | Trimmed for 5V or 3.3V operation using factory trim values. See Figure 3 on page 12. SLIMO Mode = 1.                                                                                                                                                            |
| F <sub>CPU1</sub>       | CPU Frequency (5V Nominal)                              | 0.089                   | 24     | 25.2 <sup>[9]</sup>     | MHz   | 4.75V ≤ Vdd ≤ 5.25V"                                                                                                                                                                                                                                            |
| F <sub>CPU2</sub>       | CPU Frequency (3.3V Nominal)                            | 0.089                   | 12     | 12.6 <sup>[9]</sup>     | MHz   | $3.0V \le Vdd \le 3.6V$                                                                                                                                                                                                                                         |
| F <sub>48M</sub>        | Digital PSoC Block Frequency                            | 0                       | 48     | 50.4 <sup>[9, 10]</sup> | MHz   | Refer to the Table 22 on page 26.                                                                                                                                                                                                                               |
| F <sub>24M</sub>        | Digital PSoC Block Frequency                            | 0                       | 24     | 25.2 <sup>[9, 10]</sup> | MHz   |                                                                                                                                                                                                                                                                 |
| F <sub>32K1</sub>       | Internal Low Speed Oscillator Frequency                 | 15                      | 32     | 64                      | kHz   | Trimmed. During Power up ILO is untrimmed and Minimum is 5KHz.                                                                                                                                                                                                  |
| F <sub>32K2</sub>       | External Crystal Oscillator                             | ı                       | 32.768 | _                       | kHz   | Accuracy is capacitor and crystal dependent. 50% duty cycle.                                                                                                                                                                                                    |
| F <sub>PLL</sub>        | PLL Frequency                                           | -                       | 23.986 | _                       | MHz   | A multiple (x732) of crystal frequency.                                                                                                                                                                                                                         |
| Jitter24M2              | 24 MHz Period Jitter (PLL)                              | _                       | _      | 600                     | ps    |                                                                                                                                                                                                                                                                 |
| T <sub>PLLSLEW</sub>    | PLL Lock Time                                           | 0.5                     | _      | 10                      | ms    |                                                                                                                                                                                                                                                                 |
| T <sub>PLLSLEWLOW</sub> | PLL Lock Time for Low Gain Setting                      | 0.5                     | _      | 50                      | ms    |                                                                                                                                                                                                                                                                 |
| Tos                     | External Crystal Oscillator Startup to 1%               | _                       | 250    | 500                     | ms    |                                                                                                                                                                                                                                                                 |
| T <sub>OSACC</sub>      | External Crystal Oscillator Startup to 100 ppm          | T                       | 300    | 600                     | ms    | The crystal oscillator frequency is within 100 ppm of its final value by the end of the T <sub>OSACC</sub> period. Correct operation assumes a properly loaded 1 uW maximum drive level 32.768 kHz crystal. 3.0V £ Vdd £ 5.5V, -40 °C £ T <sub>A</sub> £ 85 °C. |
| Jitter32k               | 32 kHz Period Jitter                                    | =                       | 100    |                         | ns    |                                                                                                                                                                                                                                                                 |
| T <sub>XRST</sub>       | External Reset Pulse Width                              | 10                      | _      | _                       | μS    |                                                                                                                                                                                                                                                                 |
| DC24M                   | 24 MHz Duty Cycle                                       | 40                      | 50     | 60                      | %     |                                                                                                                                                                                                                                                                 |
| Step24M                 | 24 MHz Trim Step Size                                   | -                       | 50     | -                       | kHz   |                                                                                                                                                                                                                                                                 |
| Fout48M                 | 48 MHz Output Frequency                                 | 45.6 <sup>[9, 10]</sup> | 48.0   | 50.4 <sup>[9, 10]</sup> | MHz   | Trimmed. Using factory trim values.                                                                                                                                                                                                                             |
| Jitter24M1              | 24 MHz Period Jitter (IMO)                              | _                       | 600    |                         | ps    |                                                                                                                                                                                                                                                                 |
| F <sub>MAX</sub>        | Maximum frequency of signal on row input or row output. | -                       | -      | 12.6                    | MHz   |                                                                                                                                                                                                                                                                 |
| T <sub>RAMP</sub>       | Supply Ramp Time                                        | 20                      | _      | _                       | μS    |                                                                                                                                                                                                                                                                 |

#### Notes

Document Number: 001-12899 Rev. \*A Page 21 of 33

<sup>9.</sup> Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range.

<sup>10.</sup> See the individual user module data sheets for information on maximum frequencies for user modules.



Figure 4. PLL Lock Timing Diagram



Figure 5. PLL Lock for Low Gain Setting Timing Diagram



Figure 6. External Crystal Oscillator Startup Timing Diagram



Figure 7. 24 MHz Period Jitter (IMO) Timing Diagram



Figure 8. 32 kHz Period Jitter (ECO) Timing Diagram





## AC General Purpose I/O Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

Table 18. AC GPIO Specifications

| Symbol            | Description                                  | Min | Тур | Max  | Units | Notes                          |
|-------------------|----------------------------------------------|-----|-----|------|-------|--------------------------------|
| F <sub>GPIO</sub> | GPIO Operating Frequency                     | 0   | _   | 12.6 | MHz   | Normal Strong Mode             |
| TRiseF            | Rise Time, Normal Strong Mode, Cload = 50 pF | 3   | _   | 18   | ns    | Vdd = 4.75 to 5.25V, 10% - 90% |
| TFallF            | Fall Time, Normal Strong Mode, Cload = 50 pF | 2   | _   | 18   | ns    | Vdd = 4.75 to 5.25V, 10% - 90% |
| TRiseS            | Rise Time, Slow Strong Mode, Cload = 50 pF   | 10  | 27  | _    | ns    | Vdd = 3 to 5.25V, 10% - 90%    |
| TFallS            | Fall Time, Slow Strong Mode, Cload = 50 pF   | 10  | 22  | _    | ns    | Vdd = 3 to 5.25V, 10% - 90%    |

90%
GPIO
Pin
Output
Voltage

**TFallF** 

**TFallS** 

Figure 9. GPIO Timing Diagram

## AC Operational Amplifier Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

Settling times, slew rates, and gain bandwidth are based on the Analog Continuous Time PSoC block.

TRiseF

TRiseS

Power = High and Opamp Bias = High is not supported at 3.3V.

Table 19. 5V AC Operational Amplifier Specifications

| Symbol            | Description                                                          | Min  | Тур | Max  | Units | Notes |
|-------------------|----------------------------------------------------------------------|------|-----|------|-------|-------|
| T <sub>ROA</sub>  | Rising Settling Time to 0.1% for a 1V Step (10 pF load, Unity Gain)  |      |     |      |       |       |
|                   | Power = Low, Opamp Bias = Low                                        | _    | _   | 3.9  | μS    |       |
|                   | Power = Medium, Opamp Bias = High                                    | _    | _   | 0.72 | μS    |       |
|                   | Power = High, Opamp Bias = High                                      | _    | _   | 0.62 | μS    |       |
| T <sub>SOA</sub>  | Falling Settling Time to 0.1% for a 1V Step (10 pF load, Unity Gain) |      |     |      |       |       |
|                   | Power = Low, Opamp Bias = Low                                        | _    | _   | 5.9  | μS    |       |
|                   | Power = Medium, Opamp Bias = High                                    | _    | _   | 0.92 | μS    |       |
|                   | Power = High, Opamp Bias = High                                      | _    | _   | 0.72 | μS    |       |
| SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%) of a 1V Step (10 pF load, Unity Gain)  |      |     |      |       |       |
|                   | Power = Low, Opamp Bias = Low                                        | 0.15 | _   | _    | V/μs  |       |
|                   | Power = Medium, Opamp Bias = High                                    | 1.7  | _   | _    | V/μs  |       |
|                   | Power = High, Opamp Bias = High                                      | 6.5  | _   | _    | V/μs  |       |

Document Number: 001-12899 Rev. \*A Page 23 of 33



Table 19. 5V AC Operational Amplifier Specifications (continued)

| Symbol            | Description                                                          | Min  | Тур | Max | Units    | Notes |
|-------------------|----------------------------------------------------------------------|------|-----|-----|----------|-------|
| SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%) of a 1V Step (10 pF load, Unity Gain) |      |     |     |          |       |
|                   | Power = Low, Opamp Bias = Low                                        | 0.01 | _   | _   | V/μs     |       |
|                   | Power = Medium, Opamp Bias = High                                    | 0.5  | _   | _   | V/μs     |       |
|                   | Power = High, Opamp Bias = High                                      | 4.0  | _   | _   | V/μs     |       |
| BW <sub>OA</sub>  | Gain Bandwidth Product                                               |      |     |     |          |       |
| 0,1               | Power = Low, Opamp Bias = Low                                        | 0.75 | _   | _   | MHz      |       |
|                   | Power = Medium, Opamp Bias = High                                    | 3.1  | _   | _   | MHz      |       |
|                   | Power = High, Opamp Bias = High                                      | 5.4  | _   | _   | MHz      |       |
| E <sub>NOA</sub>  | Noise at 1 kHz (Power = Medium, Opamp Bias = High)                   | ı    | 100 | _   | nV/rt-Hz |       |

Table 20. 3.3V AC Operational Amplifier Specifications

| Symbol            | Description                                                          | Min  | Тур | Max  | Units    | Notes |
|-------------------|----------------------------------------------------------------------|------|-----|------|----------|-------|
| T <sub>ROA</sub>  | Rising Settling Time to 0.1% of a 1V Step (10 pF load, Unity Gain)   |      |     |      |          |       |
|                   | Power = Low, Opamp Bias = Low                                        | _    | _   | 3.92 | μS       |       |
|                   | Power = Medium, Opamp Bias = High                                    | ı    | _   | 0.72 | μS       |       |
| T <sub>SOA</sub>  | Falling Settling Time to 0.1% of a 1V Step (10 pF load, Unity Gain)  |      |     |      |          |       |
|                   | Power = Low, Opamp Bias = Low                                        | _    | _   | 5.41 | μS       |       |
|                   | Power = Medium, Opamp Bias = High                                    | _    | _   | 0.72 | μS       |       |
| SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%) of a 1V Step (10 pF load, Unity Gain)  |      |     |      |          |       |
|                   | Power = Low, Opamp Bias = Low                                        | 0.31 | _   | _    | V/μs     |       |
|                   | Power = Medium, Opamp Bias = High                                    | 2.7  | _   | _    | V/μs     |       |
| SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%) of a 1V Step (10 pF load, Unity Gain) |      |     |      |          |       |
|                   | Power = Low, Opamp Bias = Low                                        | 0.24 | _   | _    | V/μs     |       |
|                   | Power = Medium, Opamp Bias = High                                    | 1.8  | _   | _    | V/μs     |       |
| BW <sub>OA</sub>  | Gain Bandwidth Product                                               |      |     |      |          |       |
| J/(               | Power = Low, Opamp Bias = Low                                        | 0.67 | _   | _    | MHz      |       |
|                   | Power = Medium, Opamp Bias = High                                    | 2.8  | _   | _    | MHz      |       |
| E <sub>NOA</sub>  | Noise at 1 kHz (Power = Medium, Opamp Bias = High)                   | 1    | 100 | _    | nV/rt-Hz |       |



When bypassed by a capacitor on P2[4], the noise of the analog ground signal distributed to each block is reduced by a factor of up to 5 (14 dB). This is at frequencies above the corner frequency defined by the on-chip 8.1k resistance and the external capacitor.



Figure 10. Typical AGND Noise with P2[4] Bypass

At low frequencies, the opamp noise is proportional to 1/f, power independent, and determined by device geometry. At high frequencies, increased power level reduces the noise spectrum level.



Figure 11. Typical Opamp Noise



## AC Low Power Comparator Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , 3.0V to 3.6V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 2.4V to 3.0V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V at  $25^{\circ}C$  and are for design guidance only.

Table 21. AC Low Power Comparator Specifications

| Symbol            | Description       | Min | Тур | Max | Units | Notes                                      |
|-------------------|-------------------|-----|-----|-----|-------|--------------------------------------------|
| T <sub>RLPC</sub> | LPC Response Time | _   | _   | 50  | μS    | ≥ 50 mV overdrive comparator               |
|                   |                   |     |     |     |       | reference set within V <sub>REFLPC</sub> . |

## AC Digital Block Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

Table 22. AC Digital Block Specifications

| Function                | Description                                                 | Min                | Тур | Max  | Units | Notes                                                   |
|-------------------------|-------------------------------------------------------------|--------------------|-----|------|-------|---------------------------------------------------------|
| All                     | Maximum Block Clocking Frequency (> 4.75V)                  |                    |     | 50.4 | MHz   | 4.75V < Vdd < 5.25V.                                    |
| Functions               | Maximum Block Clocking Frequency (< 4.75V)                  |                    |     | 25.2 | MHz   | 3.0V < Vdd < 4.75V.                                     |
| Timer                   | Capture Pulse Width                                         | 50 <sup>[11]</sup> | -   | _    | ns    |                                                         |
|                         | Maximum Frequency, No Capture                               | _                  | _   | 50.4 | MHz   | 4.75V < Vdd < 5.25V.                                    |
|                         | Maximum Frequency, With Capture                             | _                  | _   | 25.2 | MHz   |                                                         |
| Counter                 | Enable Pulse Width                                          | 50 <sup>[11]</sup> | _   | _    | ns    |                                                         |
|                         | Maximum Frequency, No Enable Input                          | _                  | -   | 50.4 | MHz   | 4.75V < Vdd < 5.25V.                                    |
|                         | Maximum Frequency, Enable Input                             | _                  | _   | 25.2 | MHz   |                                                         |
| Dead                    | Kill Pulse Width:                                           |                    |     |      |       |                                                         |
| Band                    | Asynchronous Restart Mode                                   | 20                 | _   | _    | ns    |                                                         |
|                         | Synchronous Restart Mode                                    | 50 <sup>[11]</sup> | _   | _    | ns    |                                                         |
|                         | Disable Mode                                                | 50 <sup>[11]</sup> | -   | _    | ns    |                                                         |
|                         | Maximum Frequency                                           | _                  | -   | 50.4 | MHz   | 4.75V < Vdd < 5.25V.                                    |
| CRCPRS<br>(PRS<br>Mode) | Maximum Input Clock Frequency                               | -                  | ı   | 50.4 | MHz   | 4.75V < Vdd < 5.25V.                                    |
| CRCPRS<br>(CRC<br>Mode) | Maximum Input Clock Frequency                               | _                  | _   | 25.2 | MHz   |                                                         |
| SPIM                    | Maximum Input Clock Frequency                               | -                  | _   | 8.4  | MHz   | Maximum data rate at 4.2 MHz due to 2 x over clocking.  |
| SPIS                    | Maximum Input Clock Frequency                               | _                  | _   | 4.2  | MHz   |                                                         |
|                         | Width of SS_ Negated Between Transmissions                  | 50 <sup>[11]</sup> | _   | _    | ns    |                                                         |
| Trans-<br>mitter        | Maximum Input Clock Frequency                               | _                  | -   | 25.2 | MHz   | Maximum data rate at 3.15 MHz due to 8 x over clocking. |
|                         | Maximum Input Clock Frequency with Vdd ≥ 4.75V, 2 Stop Bits | -                  | -   | 50.4 | MHz   | Maximum data rate at 6.30 MHz due to 8 x over clocking. |
| Receiver                | Maximum Input Clock Frequency                               | _                  | -   | 25.2 | MHz   | Maximum data rate at 3.15 MHz due to 8 x over clocking. |
|                         | Maximum Input Clock Frequency with Vdd ≥ 4.75V, 2 Stop Bits | _                  | -   | 50.4 | MHz   | Maximum data rate at 6.30 MHz due to 8 x over clocking. |

#### Note

Document Number: 001-12899 Rev. \*A Page 26 of 33

<sup>11. 50</sup> ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period).



## AC Analog Output Buffer Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

Table 23. 5V AC Analog Output Buffer Specifications

| Symbol            | Description                                                                                       | Min          | Тур    | Max        | Units                    | Notes |
|-------------------|---------------------------------------------------------------------------------------------------|--------------|--------|------------|--------------------------|-------|
| T <sub>ROB</sub>  | Rising Settling Time to 0.1%, 1V Step, 100 pF Load<br>Power = Low<br>Power = High                 | _<br>_       | _<br>_ | 4<br>4     | μs<br>μs                 |       |
| T <sub>SOB</sub>  | Falling Settling Time to 0.1%, 1V Step, 100 pF Load<br>Power = Low<br>Power = High                | 1 1          | _<br>_ | 3.4<br>3.4 | μ <b>s</b><br>μ <b>s</b> |       |
| SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100 pF<br>Load<br>Power = Low<br>Power = High             | 0.5<br>0.5   |        | _          | V/μs<br>V/μs             |       |
| SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100 pF Load  Power = Low Power = High                    | 0.55<br>0.55 |        |            | V/μs<br>V/μs             |       |
| BW <sub>OB</sub>  | Small Signal Bandwidth, 20 mV <sub>pp</sub> , 3 dB BW, 100 pF Load Power = Low Power = High       | 0.8<br>0.8   | _<br>_ |            | MHz<br>MHz               |       |
| BW <sub>OB</sub>  | Large Signal Bandwidth, 1V <sub>pp</sub> , 3 dB BW, 100 pF<br>Load<br>Power = Low<br>Power = High | 300<br>300   | _<br>_ | _<br>_     | kHz<br>kHz               |       |

Table 24. 3.3V AC Analog Output Buffer Specifications

| Symbol            | Description                                                                                       | Min        | Тур    | Max        | Units                    | Notes |
|-------------------|---------------------------------------------------------------------------------------------------|------------|--------|------------|--------------------------|-------|
| T <sub>ROB</sub>  | Rising Settling Time to 0.1%, 1V Step, 100 pF Load<br>Power = Low<br>Power = High                 | 1 1        |        | 4.7<br>4.7 | μ <b>s</b><br>μ <b>s</b> |       |
| T <sub>SOB</sub>  | Falling Settling Time to 0.1%, 1V Step, 100 pF Load<br>Power = Low<br>Power = High                | _<br>_     | _<br>_ | 4<br>4     | μ <b>s</b><br>μ <b>s</b> |       |
| SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100 pF<br>Load<br>Power = Low<br>Power = High             | .36<br>.36 | _<br>_ | _<br>_     | V/μs<br>V/μs             |       |
| SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100 pF Load Power = Low Power = High                     | .4<br>.4   | _<br>_ | _<br>_     | V/μs<br>V/μs             |       |
| BW <sub>OB</sub>  | Small Signal Bandwidth, 20 mV <sub>pp</sub> , 3 dB BW, 100 pF Load Power = Low Power = High       | 0.7<br>0.7 | _<br>_ | _<br>_     | MHz<br>MHz               |       |
| BW <sub>OB</sub>  | Large Signal Bandwidth, 1V <sub>pp</sub> , 3 dB BW, 100 pF<br>Load<br>Power = Low<br>Power = High | 200<br>200 |        |            | kHz<br>kHz               |       |

Document Number: 001-12899 Rev. \*A Page 27 of 33



## AC External Clock Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

Table 25. 5V AC External Clock Specifications

| Symbol              | Description            | Min   | Тур | Max  | Units | Notes |
|---------------------|------------------------|-------|-----|------|-------|-------|
| F <sub>OSCEXT</sub> | Frequency              | 0.093 | _   | 24.6 | MHz   |       |
| _                   | High Period            | 20.6  | _   | 5300 | ns    |       |
| _                   | Low Period             | 20.6  | _   | _    | ns    |       |
| _                   | Power Up IMO to Switch | 150   | _   | _    | μS    |       |

Table 26. 3.3V AC External Clock Specifications

| Symbol              | Description                                     | Min   | Тур | Max  | Units | Notes                                                                                                                                                                                                                   |
|---------------------|-------------------------------------------------|-------|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1            | 0.093 | 1   | 12.3 | MHz   | Maximum CPU frequency is 12 MHz at 3.3V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements.                                                      |
| F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 2 or greater | 0.093 | -   | 24.6 | MHz   | If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider will ensure that the fifty percent duty cycle requirement is met. |
| _                   | High Period with CPU Clock divide by 1          | 41.7  | _   | 5300 | ns    |                                                                                                                                                                                                                         |
| _                   | Low Period with CPU Clock divide by 1           | 41.7  | _   | _    | ns    |                                                                                                                                                                                                                         |
| _                   | Power Up IMO to Switch                          | 150   | -   | _    | μS    |                                                                                                                                                                                                                         |

#### AC Programming Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

**Table 27. AC Programming Specifications** 

| Symbol              | Description                              | Min | Тур | Max | Units | Notes                 |
|---------------------|------------------------------------------|-----|-----|-----|-------|-----------------------|
| T <sub>RSCLK</sub>  | Rise Time of SCLK                        | 1   | _   | 6   | ns    |                       |
| T <sub>FSCLK</sub>  | Fall Time of SCLK                        | 1   | _   | 6   | ns    |                       |
| T <sub>SSCLK</sub>  | Data Setup Time to Falling Edge of SCLK  | 40  | _   | -   | ns    |                       |
| T <sub>HSCLK</sub>  | Data Hold Time from Falling Edge of SCLK | 40  | _   | _   | ns    |                       |
| F <sub>SCLK</sub>   | Frequency of SCLK                        | 0   | _   | 8   | MHz   |                       |
| T <sub>ERASEB</sub> | Flash Erase Time (Block)                 | _   | 15  | -   | ms    |                       |
| T <sub>WRITE</sub>  | Flash Block Write Time                   | _   | 30  | _   | ms    |                       |
| T <sub>DSCLK</sub>  | Data Out Delay from Falling Edge of SCLK | _   | _   | 45  | ns    | Vdd > 3.6             |
| T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | _   | _   | 50  | ns    | $3.0 \le Vdd \le 3.6$ |

Document Number: 001-12899 Rev. \*A Page 28 of 33



## AC I<sup>2</sup>C Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 28. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins

| Cumbal                | Description                                                                                  | Standa | rd Mode | Fast Mode           |     | Units | Notes |
|-----------------------|----------------------------------------------------------------------------------------------|--------|---------|---------------------|-----|-------|-------|
| Symbol                |                                                                                              | Min    | Max     | Min                 | Max | Units | Notes |
| F <sub>SCLI2C</sub>   | SCL Clock Frequency                                                                          | 0      | 100     | 0                   | 400 | kHz   |       |
| T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0    | _       | 0.6                 | _   | μS    |       |
| T <sub>LOWI2C</sub>   | LOW Period of the SCL Clock                                                                  | 4.7    | _       | 1.3                 | _   | μS    |       |
| T <sub>HIGHI2C</sub>  | HIGH Period of the SCL Clock                                                                 | 4.0    | _       | 0.6                 | _   | μS    |       |
| T <sub>SUSTAI2C</sub> | Setup Time for a Repeated START Condition                                                    | 4.7    | _       | 0.6                 | _   | μS    |       |
| T <sub>HDDATI2C</sub> | Data Hold Time                                                                               | 0      | _       | 0                   | _   | μS    |       |
| T <sub>SUDATI2C</sub> | Data Setup Time                                                                              | 250    | _       | 100 <sup>[12]</sup> | _   | ns    |       |
| T <sub>SUSTOI2C</sub> | Setup Time for STOP Condition                                                                | 4.0    | _       | 0.6                 | _   | μS    |       |
| T <sub>BUFI2C</sub>   | Bus Free Time Between a STOP and START Condition                                             | 4.7    | _       | 1.3                 | _   | μS    |       |
| T <sub>SPI2C</sub>    | Pulse Width of spikes are suppressed by the input filter.                                    | _      | _       | 0                   | 50  | ns    |       |

Figure 12. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus



Document Number: 001-12899 Rev. \*A Page 29 of 33

<sup>12.</sup> A Fast-Mode 1 C-bus device can be used in a Standard-Mode 1 C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode 1 C-bus specification) before the SCL line is released.



## **Package Diagram**

Figure 13. 28-Pin (210-Mil) SSOP



**Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the drawings at http://www.cypress.com/design/MR10161.

#### **Thermal Impedances**

Table 29. Thermal Impedances per Package

| Package | Typical θ <sub>JA</sub> <sup>[13]</sup> |
|---------|-----------------------------------------|
| 28 SSOP | 94 °C/W                                 |

To achieve the thermal impedance specified for the QFN package, the center thermal pad should be soldered to the PCB ground plane.

## **Capacitance on Crystal Pins**

Table 30. Typical Package Capacitance on Crystal Pins

| Package | Package Capacitance |  |  |  |
|---------|---------------------|--|--|--|
| 28 SSOP | 2.8 pF              |  |  |  |

## **Solder Reflow Peak Temperature**

Following is the minimum solder reflow peak temperature to achieve good solderability.

Table 31. Solder Reflow Peak Temperature

| Package | Minimum Peak Temperature <sup>[14]</sup> | Maximum Peak Temperature |
|---------|------------------------------------------|--------------------------|
| 28 SSOP | 240°C                                    | 260°C                    |

#### Notes

Document Number: 001-12899 Rev. \*A Page 30 of 33

<sup>13.</sup>  $T_J = T_A + POWER \times \theta_{JA}$ 

<sup>14.</sup> Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are 220 ± 5°C with Sn-Pb or 245 ± 5°C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications.



## **Development Tool Selection**

This section presents the development tools available for all current PSoC device families including the CY8C24423A family.

#### **Software**

#### PSoC Designer

At the core of the PSoC development software suite is PSoC Designer. Utilized by thousands of PSoC developers, this robust software has been facilitating PSoC designs for half a decade. PSoC Designer is available free of charge at http://www.cypress.com under Design Resources > Software and Drivers.

#### PSoC Programmer

Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer or PSoC Express. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of charge at <a href="http://www.cypress.com/psocprogrammer">http://www.cypress.com/psocprogrammer</a>.

#### CY3202-C iMAGEcraft C Compiler

CY3202 is the optional upgrade to PSoC Designer that enables the iMAGEcraft C compiler. It can be purchased from the Cypress Online Store. At <a href="http://www.cypress.com">http://www.cypress.com</a>, click the Online Store shopping cart icon at the bottom of the web page, and click PSoC (Programmable System-on-Chip) to view a current list of available items.

## **Development Kits**

All development kits can be purchased from the Cypress Online Store.

#### CY3215-DK Basic Development Kit

The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface allows users to run, halt, and single step the processor and view the content of specific memory locations. Advance emulation features also supported through PSoC Designer. The kit includes:

- PSoC Designer Software CD
- ICE-Cube In-Circuit Emulator
- ICE Flex-Pod for CY8C29x66 Family
- Cat-5 Adapter
- Mini-Eval Programming Board
- 110 ~ 240V Power Supply, Euro-Plug Adapter
- iMAGEcraft C Compiler (Registration Required)
- ISSP Cable
- USB 2.0 Cable and Blue Cat-5 Cable
- 2 CY8C29466-24PXI 28-PDIP Chip Samples

#### **Evaluation Tools**

All evaluation tools can be purchased from the Cypress Online Store.

#### CY3210-PSoCEval1

The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of bread-boarding space to meet all of your evaluation needs. The kit includes:

- Evaluation Board with LCD Module
- MiniProg Programming Unit
- 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample (2)
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

#### **Device Programmers**

All device programmers can be purchased from the Cypress Online Store.

#### CY3210-MiniProg1

The CY3210-MiniProg1 kit allows a user to program PSoC devices via the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes:

- MiniProg Programming Unit
- MiniEval Socket Programming and Evaluation Board
- 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample
- 28-Pin CY8C27443-24PXI PDIP PSoC Device Sample
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

## CY3207ISSP In-System Serial Programmer (ISSP)

The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment.

**Note**: CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes:

- CY3207 Programmer Unit
- PSoC ISSP Software CD
- 110 ~ 240V Power Supply, Euro-Plug Adapter
- USB 2.0 Cable

Page 31 of 33



### Accessories (Emulation and Programming)

Table 32. Emulation and Programming Accessories

| Part Number      | Pin Package | Pod Kit <sup>[15]</sup> | Foot Kit <sup>[16]</sup> | Adapter <sup>[17]</sup>                            |
|------------------|-------------|-------------------------|--------------------------|----------------------------------------------------|
| CY8C29466-24PVXA | 28 SSOP     | CY3250-29XXX            |                          | Adapters can be found at http://www.emulation.com. |

#### **Third Party Tools**

Several tools have been specially designed by the following 3rd-party vendors to accompany PSoC devices during development and production. Specific details for each of these tools can be found at http://www.cypress.com under Design Resources > Evaluation Boards.

#### **Build a PSoC Emulator into Your Board**

For details on how to emulate your circuit before going to volume production using an on-chip debug (OCD) non-production PSoC device, see Application Note "Debugging - Build a PSoC Emulator into Your Board - AN2323" at http://www.cypress.com.

## Ordering Information

The following table lists the CY8C29x66 PSoC devices' key package features and ordering codes.

Table 33. CY8C29x66 PSoC Device Key Features and Ordering Information

| Package<br>Ordering<br>Code              |                   | Flash<br>(Bytes) | RAM<br>(Bytes) | Temperature<br>Range | Digital PSoC<br>Blocks | Analog PSoC<br>Blocks | Digital I/O<br>Pins | Analog<br>Inputs | Analog<br>Outputs | XRES Pin |
|------------------------------------------|-------------------|------------------|----------------|----------------------|------------------------|-----------------------|---------------------|------------------|-------------------|----------|
| 28 Pin (210 Mil) SSOP                    | CY8C29466-24PVXA  | 32K              | 2K             | -40C to +85C         | 16                     | 12                    | 24                  | 12               | 4                 | Yes      |
| 28 Pin (210 Mil) SSOP<br>(Tape and Reel) | CY8C29466-24PVXAT | 32K              | 2K             | -40C to +85C         | 16                     | 12                    | 24                  | 12               | 4                 | Yes      |

## Ordering Code Definitions



#### Notes

- 15. Pod kit contains an emulation pod, a flex-cable (connects the pod to the ICE), two feet, and device samples.
- 16. Foot kit includes surface mount feet that can be soldered to the target PCB.
- 17. Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters can be found at <a href="http://www.emulation.com">http://www.emulation.com</a>.

Document Number: 001-12899 Rev. \*A Page 32 of 33



## **Document History Page**

|      | Document Title: CY8C29466 Automotive PSoC <sup>®</sup> Programmable System-on-Chip <sup>™</sup> Document Number: 001-12899 |                    |                    |                                          |  |  |
|------|----------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------------------------------------------|--|--|
| Rev. | ECN No.                                                                                                                    | Orig. of<br>Change | Submission<br>Date | Description of Change                    |  |  |
| **   | 772096                                                                                                                     | HMT                | See ECN            | New silicon, new document (Revision **). |  |  |
| *A   | 2697720                                                                                                                    | VIVG/PYRS          | 04/24/09           | Updated template<br>Content edits        |  |  |

## Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at www.cypress.com/sales.

#### **Products**

PSoC psoc.cypress.com
Clocks & Buffers clocks.cypress.com
Wireless wireless.cypress.com
Memories memory.cypress.com
Image Sensors image.cypress.com

© Cypress Semiconductor Corporation, 2007-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-12899 Rev. \*A

Revised April 24, 2009

Page 33 of 33

PSoC Designer™ and Programmable System-on-Chip™ are trademarks and PSoC® is a registered trademark of Cypress Semiconductor Corp. Purchase of I2C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I2C Patent Rights to use these components in an I2C system, provided that the system conforms to the I2C Standard Specification as defined by Philips. All other products and company names mentioned in this document may be the trademarks of their respective holders.