

## UCC5686, UCC5687 27-LINE 3-V - 5-V LVD TERMINATOR FOR WIDE ULTRA2, ULTRA3, ULTRA160, AND ULTRA320 SCSI WITH INTEGRATED SPI-3 DELAY

SLUS459B - OCTOBER 2000 - REVISED APRIL 2001



†For the UCC5687, Pin 47 is DISCNCT1 and Pin 48 is DISCNCT2.

## description

The UCC5686 is a twenty-seven line active terminator for low-voltage-differential (LVD) SCSI networks. This LVD SCSI-only design allows the user to reach peak bus performance, while reducing system cost. The device is designed as an active Y-terminator to improve the frequency response of the LVD SCSI Bus. Designed with a 2-pF (typical) channel capacitance, the UCC5686 allows for minimal bus loading for a maximum number of peripherals. With the UCC5686, the designer is able to comply with the Ultra2, Ultra3, Ultra160, and Ultra320 SCSI specifications. The UCC5686 also provides a much-needed system migration path for the ever improving SCSI system standards.

This device is available in the 64-pin low-profile QFP package for ease of layout use.

Single-ended (SE) and high-voltage differential (HVD) SCSI drivers are not supported.

#### **AVAILABLE OPTIONS**

|             | DISCONNECT | PACKAGED DEVICES <sup>†</sup> |  |  |
|-------------|------------|-------------------------------|--|--|
| TA          | STATUS     | LOW PROFILE QFP<br>(PM)       |  |  |
| 0°C to 70°C | REGULAR    | UCC5686PM                     |  |  |
| 0-0 10 70-0 | REVERSE    | UCC5687PM                     |  |  |

<sup>&</sup>lt;sup>†</sup> The PM package is available taped and reeled. Add TR suffix to device type (e.g. UCC5686PMTR) to order quantities of 1000 devices per reel.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLUS459B - OCTOBER 2000 - REVISED APRIL 2001

### block diagram



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†‡

| Input voltage V <sub>IN</sub> (STRMPWR, PTRMPWR) | 6 V                           |
|--------------------------------------------------|-------------------------------|
| Signal line input voltage                        | 0 V to 5 V                    |
| Regulator output current                         | 0.75 A                        |
| Storage temperature range, T <sub>stq</sub>      | –55°C to 150°C                |
| Operating virtual junction temperature range,    | T <sub>J</sub> –55°C to 150°C |
| Lead temperature (soldering, 10 seconds) .       | 300°C                         |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



<sup>‡</sup> Unless otherwise indicated, voltages are reference to ground and currents are positive into and negative out of the specified terminals. Consult Packaging Section of the *Interface Products Data Book* (TI Literature Number SLUD002) for thermal limitations and considerations of packages. All voltages are referenced to GND.

# UCC5686, UCC5687 27-LINE 3-V - 5-V LVD TERMINATOR FOR WIDE ULTRA2, ULTRA3, ULTRA160, AND ULTRA320 SCSI WITH INTEGRATED SPI-3 DELAY

SLUS459B - OCTOBER 2000 - REVISED APRIL 2001

electrical characteristics over recommended operating free-air temperature range, xTRMPWR = 2.7 V to 5.25 V,  $T_A$  = 0°C to 70°C, DISCNCT1 = DISCNCT2 = 0 V for UCC5686, DISCNCT1 = DISCNCT2 = open for UCC5687,  $T_A$  =  $T_J$ . (unless otherwise noted)

| PARAMETER                                    | TEST CONDITIONS                                                 | MIN  | TYP  | MAX  | UNIT |
|----------------------------------------------|-----------------------------------------------------------------|------|------|------|------|
| xTRMPWR Supply Current Section               |                                                                 |      |      |      |      |
| TDMDWD averally average                      | LVD mode                                                        |      |      | 65   | mA   |
| xTRMPWR supply current                       | Disabled terminator                                             |      |      | 500  | μΑ   |
| 1.25 V Regulator Section                     |                                                                 |      |      |      |      |
| 1.25 V regulator                             | $0.5 \text{ V} \le \text{V}_{CM} \le 2.0 \text{ V},$ See Note 1 | 1.15 | 1.25 | 1.35 | V    |
| Regulator source current                     | V <sub>REG</sub> = 0 V                                          |      | -300 | -240 | mA   |
| Regulator sink current                       | V <sub>REG</sub> = 3.0 V                                        | 240  | 300  |      | mA   |
| 1.3 V (DIFSENS) Regulator Section            |                                                                 |      |      |      |      |
| 1.3 V regulator                              | -5mA ≤ IDIFSENS ≤ 50 μA                                         | 1.2  | 1.3  | 1.4  | V    |
| Short-circuit source current                 | VDIFSENS = 0 V                                                  | -5   | -8   | -15  | mA   |
| Short-circuit sinkcurrent                    | VDIFSENS = 2.75 V                                               | 50   |      | 200  | μΑ   |
| Differential Termination Section (Applies to | each line pair 1–27)                                            |      |      |      |      |
| Differential bias voltage                    |                                                                 | 100  |      | 125  | mV   |
| Differential impedance                       |                                                                 | 100  | 105  | 110  | Ω    |
| Common-mode bias voltage                     | L+ and L- shorted together                                      | 1.15 | 1.25 | 1.35 | V    |
| Common-mode impedance                        | L+ and L- shorted together, See Note 2                          | 110  | 140  | 165  | Ω    |
| Disconnected Termination Section             |                                                                 |      |      |      |      |
| Output leakage current                       |                                                                 |      | 10   | 400  | nA   |
| Output capacitance                           | SE measurement to GND, See Note 3                               |      |      | 3    | pF   |
| Disconnect Control (DISCNCT1) or (DISNCM     | NT2) and DIFFB Input Section                                    |      |      |      |      |
| DISCNCT threshold voltage                    |                                                                 | 0.8  | 1.3  | 2.0  | V    |
| DISCNCT input current                        | V <sub>DISCNCT</sub> = 0 V and 2.0 V                            | -30  |      | -10  | μΑ   |
| DIFFB SE to LVD threshold voltage            |                                                                 | 0.5  |      | 0.7  | V    |
| DIFFB LVD to HPD threshold voltage           |                                                                 | 1.9  |      | 2.4  | V    |
| DIFFB Input current                          | 0 V ≤ V <sub>DIFFB</sub> ≤ 2.75 V                               | -10  |      | 10   | μΑ   |
| Low-Voltage Differential (LVD) Status Bit Se | ection                                                          |      |      |      |      |
| Source current                               | V <sub>LOAD</sub> = 2.4 V                                       |      | -6   | -4   | mA   |
| Sink current                                 | $V_{LOAD} = 0.4 V$                                              | 2    | 5    |      | mA   |
| Time Delay/Filter Section                    |                                                                 |      |      |      |      |
| Mode change delay                            | (See Note 4)                                                    | 100  | 190  | 300  | ms   |
| Thermal Shutdown Section                     |                                                                 |      |      |      |      |
| Thermal shutdown threshold                   | For increasing temperature                                      | 140  | 155  | 170  | °C   |
| Thermal shutdown hysteresis                  |                                                                 |      | 10   |      | °C   |

NOTES: 1. VCM is applied to all L+ and L- lines simultaneously.

2. 
$$Z_{CM} = \frac{2.0 \text{ V} - 0.5 \text{ V}}{\left[I_{VCM \text{ (max)}} - I_{VCM \text{ (max)}}\right]}$$
,  $V_{CM(max)} = 2.0 \text{ V}$ ,  $V_{CM(min)} = 0.5 \text{ V}$ 

- 3. Ensured by design, not production tested.
- 4. A new mode change can begin any time after a previous mode change has been detected.



## UCC5686, UCC5687 27-LINE 3-V - 5-V LVD TERMINATOR FOR WIDE ULTRA2, ULTRA3, ULTRA160, AND ULTRA320 SCSI WITH INTEGRATED SPI-3 DELAY

SLUS459B - OCTOBER 2000 - REVISED APRIL 2001

### pin descriptions

STRMPWR: 2.7 V to 5.25 V power supply for all circuitry except the 1.25-V regulator.

**SGND:** Ground reference for all circuitry except the 1.25-V regulator. **PTRMPWR:** 2.7 V to 5.25 V power supply for the 1.25-V regulator.

**PGND:** Ground reference for the 1.25-V regulator.

**REG:** Output of the internal 1.25-V regulator; must be connected to a 4.7- $\mu$ F bypass capacitor and a high-frequency, low-ESR 0.01- $\mu$ F capacitor to GND.

**DIFSENS:** Drives the SCSI bus DIFF SENSE line to 1.3 V to detect what types of devices are tied to the bus.

**DIFFB:** DIFF SENSE input pin. Connect through a  $20-k\Omega$  resistor to DIFSENS and through a  $0.1-\mu$ F capacitor to GND. Input to comparators that detect what type of drives are connected to the SCSI bus.

**DISCNCT1:** Disconnect one controls termination lines 10–27 (control and low byte).

**DISCNCT2:** Disconnect two controls termination lines 1–9 (high byte).

LVD: TTL compatible status bit indicating when low-voltage-differential voltage is present on DIFFB.

L1- thru L27-: Negative lines for the SCSI bus.

L1+ thru L27+: Positive lines for the SCSI bus.



SLUS459B - OCTOBER 2000 - REVISED APRIL 2001

### **APPLICATION INFORMATION**



NOTE A: Close S1, S2, S3, and S4 to connect terminators in UCC5686. Open S1, S2, S3, and S4 to connect terminators in UCC5687.

**Figure 1. Typical Application Diagram** 





11-Jul-2014

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)      | (6)              | (3)           |              | (4/5)          |         |
| UCC5686PM        | LIFEBUY | LQFP         | PM      | 64   |         | TBD      | Call TI          | Call TI       | 0 to 70      | UCC5686PM      |         |
| UCC5686PMG4      | LIFEBUY | LQFP         | PM      | 64   |         | TBD      | Call TI          | Call TI       | 0 to 70      | UCC5686PM      |         |
| UCC5686PMTR      | LIFEBUY | LQFP         | PM      | 64   |         | TBD      | Call TI          | Call TI       | 0 to 70      | UCC5686PM      |         |
| UCC5686PMTRG4    | LIFEBUY | LQFP         | PM      | 64   |         | TBD      | Call TI          | Call TI       | 0 to 70      | UCC5686PM      |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

11-Jul-2014

| In no event shall TI's liabilit | v arising out of such information | exceed the total purchase  | price of the TI part(s): | at issue in this document sold by | TI to Customer on an annual basis |
|---------------------------------|-----------------------------------|----------------------------|--------------------------|-----------------------------------|-----------------------------------|
| in no overn enan me nabili      | y anong out or outin information  | onocoa ino iciai parcinaco | price of the ripart(o)   | at lood in this document cold by  | THE CACCOMIC ON AN ANNUAL BACKS   |

## PACKAGE MATERIALS INFORMATION

www.ti.com 9-Jul-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |   | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|---|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC5686PMTR | LQFP            | PM                 | 64 | 0 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 9-Jul-2014



#### \*All dimensions are nominal

| ĺ | Device      | Device Package Type |    | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |  |
|---|-------------|---------------------|----|------|-----|-------------|------------|-------------|--|
|   | UCC5686PMTR | LQFP                | PM | 64   | 0   | 367.0       | 367.0      | 45.0        |  |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>