

3.3 VOLT DUAL MULTIMEDIA FIFO DUAL 256 x 8, DUAL 512 x 8 DUAL 1,024 x 8, DUAL 2,048 x 8 DUAL 4,096 x 8

IDT72V10071, IDT72V11071 IDT72V12071, IDT72V13071 IDT72V14071

### **FEATURES**

Memory organization:

 IDT72V10071
 —
 Dual 256 x 8

 IDT72V11071
 —
 Dual 512 x 8

 IDT72V12071
 —
 Dual 1,024 x 8

 IDT72V13071
 —
 Dual 2,048 x 8

 IDT72V14071
 —
 Dual 4,096 x 8

- Offers optimal combination of large capacity, high speed, design flexibility and small footprint
- 15 ns read/write cycle time
- 5V input tolerant
- · Separate control lines and data lines for each FIFO
- Separate Empty and Full flags for each FIFO
- . Enable puts output data lines in high-impedance state
- Space-saving 64-pin plastic Thin Quad Flat Pack (STQFP)
- Industrial temperature range (-40°C to +85°C)

### **DESCRIPTION**

The IDT72V10071/72V11071/72V12071/72V13071/72V14071 are dual Multimedia FIFOs. The device is functionally equivalent to two independent

FIFOs in a single package with all associated control, data, and flag lines assigned to separate pins.

Each of the two FIFOs (designated FIFO A and FIFO B) has a 8-bit input data port (DA0 - DA7, DB0 - DB7) and a 8-bit output data port (QA0 - QA7, QB0 - QB7). Each input port is controlled by a free-running clock (WCLKA, WCLKB), and a Write Enable pin ( $\overline{WENA}$ ,  $\overline{WENB}$ ). Data is written into each of the two arrays on every rising clock edge of the Write Clock (WCLKA, WCLKB) when the appropriate Write Enable pin is asserted.

The output port of each FIFO bank is controlled by its associated clock pin (RCLKA, RCLKB) and Read Enable pin ( $\overline{RENA}$ ,  $\overline{RENB}$ ). The Read Clock can be tied to the Write Clock for single clock operation or the two clocks can run asynchronous of one another for dual clock operation. An Output Enable pin ( $\overline{OEA}$ ,  $\overline{OEB}$ ) is provided on the read port of each FIFO for three-state output control.

Each of the two FIFOs has two fixed flags, Empty (EFA, EFB) and Full (FFA, FFB).

This FIFO is fabricated using IDT's high-performance submicron CMOS technology.

### **FUNCTIONAL BLOCK DIAGRAM**



IDT and the IDT logo are registered trademarks of Integrated Device Technology. Inc.

# **PIN CONFIGURATION**



NOTE:

1. DNC = Do Not Connect.

STQFP (PP64-1, order code: TF)
TOP VIEW

## **PIN DESCRIPTIONS**

The IDT72V10071/72V11071/72V12071/72V13071/72V14071's two FIFOs, referred to as FIFO A and FIFO B, are identical in every respect. FIFO A and FIFO B operate completely independent from each other.

| Symbol         | Name           | I/O | Description                                                                                                                                                                                                                                               |  |
|----------------|----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DA0-DA7        | A Data Inputs  | I   | 3-bit data inputs to FIFO array A.                                                                                                                                                                                                                        |  |
| DB0-DB7        | B Data Inputs  | I   | bit data inputs to FIFO array B.                                                                                                                                                                                                                          |  |
| RSA, RSB       | Reset          | I   | When RSA (RSB) is set LOW, the associated internal read and write pointers of array A (B) are set to the first location; FFA (FFB) go as HIGH and EFA (EFB) go as LOW. After power-up, a reset of both FIFOs A and B is required before an initial WRITE. |  |
| WCLKA<br>WCLKB | Write Clock    | I   | Data is written into the FIFO A (B) on a LOW-to-HIGH transition of WCLKA (WCLKB) when the write enable is asserted.                                                                                                                                       |  |
| WENA<br>WENB   | Write Enable   | I   | When WENA (WENB) is LOW, data A (B) is written into the FIFO on every LOW-to-HIGH transition WCLKA (WCLKB). Data will not be written into the FIFO if FFA (FFB) is LOW.                                                                                   |  |
| QA0-QA7        | A Data Outputs | 0   | 8-bit data outputs from FIFO array A.                                                                                                                                                                                                                     |  |
| QB0-QB7        | B Data Outputs | 0   | bit data outputs from FIFO array B.                                                                                                                                                                                                                       |  |
| RCLKA<br>RCLKB | Read Clock     | 1   | Data is read from FIFO A (B) on a LOW-to-HIGH transition of RCLKA (RCLKB) when RENA (RENB) is asserted.                                                                                                                                                   |  |
| RENB           | Read Enable    | I   | When RENA (RENB) is LOW, data is read from FIFO A (B) on every LOW-to-HIGH transition of RCLKA (RCLKB). Data will not be read from Array A (B) if EFA (EFB) is LOW.                                                                                       |  |
| OEA<br>OEB     | Output Enable  | П   | When OEA (OEB) is LOW, outputs DA0-DA7 (DB0-DB7) are active. If OEA (OEB) is HIGH, outputs DA0-DA7 (DB0-DB7) will be in a high-impedance state.                                                                                                           |  |
| EFA<br>EFB     | Empty Flag     | 0   | When EFA (EFB) is LOW, FIFO A (B) is empty and further data reads from the output are inhibited. When EFA (EFB) is HIGH, FIFO A (B) is not empty. EFA (EFB) is synchronized to RCLKA (RCLKB).                                                             |  |
| FFA<br>FFB     | Full Flag      | 0   | When FFA (FFB) is LOW, FIFO A (B) is full and further data writes into the input are inhibited. When FFA (FFB) is HIGH, FIFO A (B) is not full. FFA (FFB) is synchronized to WCLKA (WCLKB).                                                               |  |
| Vcc            | Power          |     | +3.3V power supply pin.                                                                                                                                                                                                                                   |  |
| GND            | Ground         |     | 0V ground pin.                                                                                                                                                                                                                                            |  |

### **ABSOLUTE MAXIMUM RATINGS**

| Symbol                      | Rating              | Industrial  | Unit |
|-----------------------------|---------------------|-------------|------|
| VTERM Terminal Voltage with |                     | -0.5 to +5  | V    |
|                             | Respect to GND      |             |      |
| Tstg                        | Storage Temperature | -55 to +125 | °C   |
| Іоит                        | DC Output Current   | -50 to +50  | mA   |

#### NOTF:

Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
permanent damage to the device. This is a stress rating only and functional operation
of the device at these or any other conditions above those indicated in the operational
sections of the specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.

# RECOMMENDED OPERATING CONDITIONS

| Symbol | Parameter                        | Min | Тур. | Max | Unit |
|--------|----------------------------------|-----|------|-----|------|
| Vcc    | Supply Voltage(Industrial)       | 3.0 | 3.3  | 3.6 | V    |
| GND    | Supply Voltage(Industrial)       | 0   | 0    |     | V    |
| VIH    | Input High Voltage (Industrial)  | 2.0 | _    | 5.0 | V    |
| VIL    | Input Low Voltage (Industrial)   | _   | _    | 0.8 | V    |
| Та     | Operating Temperature Industrial | -40 |      | 85  | °C   |

#### NOTE:

1. Outputs are not 5V tolerant.

### DC ELECTRICAL CHARACTERISTICS

(Industrial :Vcc =  $3.3V \pm 0.3V$ , TA =  $-40^{\circ}$ C to  $+85^{\circ}$ C)

|                         |                                          | IDT72V10071<br>IDT72V11071<br>IDT72V12071<br>IDT72V13071<br>IDT72V14071<br>Industrial<br>tclk = 15 ns |      |      |      |
|-------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|
| Symbol                  | Parameter                                | Min.                                                                                                  | Тур. | Max. | Unit |
| ILI <sup>(1)</sup>      | Input Leakage Current (Any Input)        | -1                                                                                                    | _    | -1   | μA   |
| ILO <sup>(2)</sup>      | Output Leakage Current                   | -10                                                                                                   | _    | 10   | μA   |
| Vон                     | Output Logic "1" Voltage, Іон = –2 mA    | 2.4                                                                                                   | _    | _    | V    |
| VoL                     | Output Logic "0" Voltage, IoL = 8 mA     | _                                                                                                     | _    | 0.4  | V    |
| ICC1 <sup>(3,4,5)</sup> | Active Power Supply Current (both FIFOs) | _                                                                                                     | _    | 40   | mA   |
| ICC2 <sup>(2,6)</sup>   | Standby Current                          | _                                                                                                     | _    | 10   | mA   |

### NOTES:

- 1. Measurements with  $0.4 \le V_{IN} \le V_{CC}$ .
- 2.  $\overline{\text{OEA}}$ ,  $\overline{\text{OEB}} \ge \text{V}_{\text{IH}}$ ,  $0.4 \le \text{V}_{\text{OUT}} \le \text{V}_{\text{CC}}$ .
- 3. Tested with outputs disabled (IOUT = 0).
- 4. RCLK and WCLK toggle at 20 MHz and data inputs switch at 10 MHz.
- Typical Icc1 = 2[0.17 + 0.48\*fs + 0.02\*CL\*fs] (in mA).
   These equations are valid under the following conditions:

Vcc = 3.3V, Ta = 25°C, fs = WCLK frequency = RCLK frequency (in MHz, using TTL levels), data switching at fs/2, CL = capacitive load (in pF).

6. All Inputs = Vcc - 0.2V or GND + 0.2V, except RCLK and WCLK, which toggle at 20 MHz.

# **CAPACITANCE** (TA = +25°C, f = 1.0MHz)

| Symbol Parameter      |                    | Conditions | Max. | Unit |
|-----------------------|--------------------|------------|------|------|
| CIN <sup>(2)</sup>    | Input Capacitance  | VIN = 0V   | 10   | pF   |
| Соит <sup>(1,2)</sup> | Output Capacitance | Vout = 0V  | 10   | pF   |

#### NOTE

- 1. With output deselected ( $\overline{OEA}$ ,  $\overline{OEB} \ge VIH$ ).
- 2. Characterized values, not currently tested.

# AC ELECTRICAL CHARACTERISTICS(1)

(Industrial:  $VCC = 3.3V \pm 0.3V$ ,  $TA = -40^{\circ}C$  to  $+85^{\circ}C$ )

|        |                                                                           | Industrial IDT72V10071L15 IDT72V11071L15 IDT72V12071L15 IDT72V13071L15 IDT72V14071L15 |      |      |
|--------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------|------|
| Symbol | Parameter                                                                 | Min.                                                                                  | Max. | Unit |
| fS     | Clock Cycle Frequency                                                     | _                                                                                     | 66.7 | MHz  |
| tA     | Data Access Time                                                          | 2                                                                                     | 10   | ns   |
| tCLK   | Clock Cycle Time                                                          | 15                                                                                    | _    | ns   |
| tCLKH  | Clock High Time                                                           | 6                                                                                     | _    | ns   |
| tCLKL  | Clock Low Time                                                            | 6                                                                                     | _    | ns   |
| tDS    | Data Set-up Time                                                          | 4                                                                                     | _    | ns   |
| tDH    | Data Hold Time                                                            | 1                                                                                     | _    | ns   |
| tens   | Enable Set-up Time                                                        | 4                                                                                     | _    | ns   |
| tenh   | Enable Hold Time                                                          | 1                                                                                     | _    | ns   |
| trs    | Reset Pulse Width <sup>(1)</sup>                                          | 15                                                                                    | _    | ns   |
| trss   | Reset Set-up Time                                                         | 10                                                                                    | _    | ns   |
| trsr   | Reset Recovery Time                                                       | 10                                                                                    | _    | ns   |
| trsf   | Reset to Flag Time and Output Time                                        | _                                                                                     | 15   | ns   |
| tOLZ   | Output Enable to Output in Low-Z <sup>(2)</sup>                           | 0                                                                                     | _    | ns   |
| tOE    | Output Enable to Output Valid                                             | 3                                                                                     | 8    | ns   |
| tohz   | Output Enable to Output in High-Z <sup>(2)</sup>                          | 3                                                                                     | 8    | ns   |
| tWFF   | Write Clock to Full Flag                                                  | _                                                                                     | 10   | ns   |
| tref   | Read Clock to Empty Flag                                                  | _                                                                                     | 10   | ns   |
| tSKEW1 | Skew Time Between Read Clock and Write Clock for Empty Flag and Full Flag | 6                                                                                     |      | ns   |

### NOTES:

- 1. Pulse widths less than minimum values are not allowed.
- 2. Values guaranteed by design, not currently tested.

# **ACTEST CONDITIONS**

| In Pulse Levels               | GND to 3.0V  |
|-------------------------------|--------------|
| Input Rise/Fall Times         | 3ns          |
| Input Timing Reference Levels | 1.5V         |
| Output Reference Levels       | 1.5V         |
| Output Load                   | See Figure 1 |



or equivalent circuit

Figure 1. Output Load

\*Includes jig and scope capacitances.

### SIGNAL DESCRIPTIONS

FIFO A and FIFO B are identical in every respect. The following description explains the interaction of input and output signals for FIFO A. The corresponding signal names for FIFO B are provided in parentheses.

### **INPUTS**

**Data In (Dao – Da7, DBo – DB7) —** Dao - Da7 are the eight data inputs for memory array A. DBo - DB7 are the eight data inputs for memory array B.

### **CONTROLS**

Reset ( $\overline{RSA}$ ,  $\overline{RSB}$ ) — Reset of FIFO A (B) is accomplished whenever  $\overline{RSA}$  ( $\overline{RSB}$ ) input is taken to a LOW state. During reset, the internal read and write pointers associated with the FIFO are set to the first location. A reset is required after power-up before a write operation can take place. The Full Flag,  $\overline{FFA}$  ( $\overline{FFB}$ ) will be reset to HIGH after trsf. The Empty Flag,  $\overline{EFA}$  ( $\overline{EFB}$ ) will be reset to LOW after trsf. During reset, the output register is initialized to all zeros.

Write Clock (WCLKA, WCLKB) — A write cycle to Array A (B) is initiated on the LOW-to-HIGH transition of WCLKA (WCLKB). Data set-up and hold times must be met with respect to the LOW-to-HIGH transition of WCLKA (WCLKB). The Full Flag, FFA (FFB) is synchronized with respect to the LOW-to-HIGH transition of the Write Clock, WCLKA (WCLKB).

The Write and Read clock can be asynchronous or coincident.

Write Enable (WENA, WENB) — When WENA (WENB) is LOW, data can be loaded into the input register of RAM Array A (B) on the LOW-to-HIGH transition of every Write Clock, WCLKA (WCLKB). Data is stored in Array A (B) sequentially and independently of any on-going read operation.

When WENA (WENB) is HIGH, the input register holds the previous data and no new data is allowed to be loaded into the register.

To prevent data overflow,  $\overline{FFA}$  ( $\overline{FFB}$ ) will go LOW, inhibiting further write operations. Upon the completion of a valid read cycle, the  $\overline{FFA}$  ( $\overline{FFB}$ ) will go HIGH after twff, allowing a valid write to begin.  $\overline{WENA}$  ( $\overline{WENB}$ ) is ignored when FIFO A (B) is full.

### Read Clock (RCLKA, RCLKB) —

Data can be read from Array A (B) on the LOW-to-HIGH transition of RCLKA (RCLKB). The Empty Flag, EFA (EFB) is synchronized with respect to the LOW-to-HIGH transition of RCLKA (RCLKB).

The Write and Read Clock can be asynchronous or coincident.

**Read Enable (RENA, RENB)** — When Read Enable, RENA, (RENB) is LOW, data is read from Array A (B) to the output register on the LOW-to-HIGH transition of the Read Clock, RCLKA (RCLKB).

When Read Enable,  $\overline{\text{RENA}}$ ,  $(\overline{\text{RENB}})$  for FIFO A (B) is HIGH, the output register holds the previous data and no new data is allowed to be loaded into the register.

When all the data has been read from FIFO A (B), the Empty Flag,  $\overline{\text{EFA}}$  ( $\overline{\text{EFB}}$ ) will go LOW, inhibiting further read operations. Once a valid write operation has been accomplished,  $\overline{\text{EFA}}$  ( $\overline{\text{EFB}}$ ) will go HIGH after tree and a valid read can begin. The Read Enable,  $\overline{\text{RENA}}$ , ( $\overline{\text{RENB}}$ ) is ignored when FIFO A (B) is empty.

Output Enable ( $\overline{\text{OEA}}$ ,  $\overline{\text{OEB}}$ ) — When Output Enable,  $\overline{\text{OEA}}$  ( $\overline{\text{OEB}}$ ) is enabled (LOW), the parallel output buffers of FIFO A (B) receive data from their respective output register. When Output Enable,  $\overline{\text{OEA}}$  ( $\overline{\text{OEB}}$ ) is disabled (HIGH), the QA (QB) output data bus is in a high-impedance state.

### **OUTPUTS**

Full Flag (FFA, FFB) — FFA (FFB) will go LOW, inhibiting further write operations, when Array A (B) is full. If no reads are performed after reset, FFA (FFB) will go LOW after 256 writes to the IDT72V10071's FIFO A (B), 512 writes to the IDT72V11071's FIFO A (B), 1,024 writes to the IDT72V12071's FIFO A (B), 2,048 writes to the IDT72V13071's FIFO A (B), and 4,096 writes to the IDT72V14071's FIFO A (B).

FFA (FFB) is synchronized with respect to the LOW-to-HIGH transition of the Write Clock WCLKA (WCLKB).

**Empty Flag (EFA, EFB)** — EFA (EFB) will go LOW, inhibiting further read operations, when the read pointer is equal to the write pointer, indicating that Array A (B) is empty.

EFA (EFB) is synchronized with respect to the LOW-to-HIGH transition of the Read Clock RCLKA (RCLKB).

**Data Outputs (QAo – QA7, QBo – QB7)** — QAo - QA7 are the eight data outputs for memory array A, QBo - QB7 are the eight data outputs for memory array B.



#### NOTES:

- 1. After reset, QAo QA7 (QBo QB7) will be LOW if  $\overline{OEA}$  ( $\overline{OEB}$ ) = 0 and tri-state if  $\overline{OEA}$  ( $\overline{OEB}$ ) = 1.
- 2. The clocks RCLKA, WCLKA (RCLKB, WCLKB) can be free-running during reset.

Figure 2. Reset Timing



#### NOTE

Figure 3. Write Cycle Timing

<sup>1.</sup> tskew1 is the minimum time between a rising RCLKA (RCLKB) edge and a rising WCLKA (WCLKB) edge for FFA (FFB) to change during the current clock cycle. If the time between the rising edge of RCLKA (RCLKB) and the rising edge of WCLKA (WCLKB) is less than tskew1, then FFA (FFB) may not change state until the next WCLKA (WCLKB) edge.



#### NOTE

Figure 4. Read Cycle Timing



### NOTE:

Figure 5. First Data Word Latency Timing

<sup>1.</sup> tskew1 is the minimum time between a rising WCLKA (WCLKB) edge and a rising RCLKA (RCLKB) edge for EFA (EFB) to change during the current clock cycle. If the time between the rising edge of RCLKA (RCLKB) and the rising edge of WCLKA (WCLKB) is less than tskew1, then EFA (EFB) may not change state until the next RCLKA (RCLKB) edge.

<sup>1.</sup> When tskew1 ≥ minimum specification, tfrl = tclk + tskew1 tskew1 < minimum specification, tfrl = 2tclk + tskew1 or tclk + tskew1

The Latency Timings apply only at the Empty Boundary (EFA, EFB = LOW).



Figure 6. Full Flag Timing



### NOTE:

1. When  $tskew1 \ge minimum$  specification, tfrl maximum = tclk + tskew1 tskew1 < minimum specification, tfrl maximum = 2tclk + tskew1 or tclk + tskew1 The Latency Timings apply only at the Empty Boundary ( $\overline{EFA}$ ,  $\overline{EFB}$  = LOW).

Figure 7. Empty Flag Timing

# **ORDERING INFORMATION**



## **DATASHEET DOCUMENT HISTORY**

11/17/2003

pg. 1.



CORPORATE HEADQUARTERS 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com for TECH SUPPORT: (408) 330-1753 FIFOhelp@idt.com