

# TLE8251V

## High Speed CAN Transceiver with Bus Wake-up



### 1 Overview

#### Features

- Compliant to ISO11898-2: 2003 and ISO11898-5: 2007
- Wide common mode range for electromagnetic immunity (EMI)
- Very low electromagnetic emission (EME)
- Excellent ESD robustness
- Guaranteed and improved loop delay symmetry to support CAN FD data frames up to 2 MBit/s for Japanese OEMs
- $V_{IO}$  input for voltage adaption to the microcontroller supply
- Extended supply range on  $V_{CC}$  and  $V_{IO}$  supply
- CAN short circuit proof to ground, battery and  $V_{CC}$
- TxD time-out function
- Low CAN bus leakage current in power-down state
- Overtemperature protection
- Protected against automotive transients
- Stand-by mode with remote wake-up function
- Wake-up indication on the RxD output
- Transmitter supply  $V_{CC}$  can be turned off in stand-by mode
- Green Product (RoHS compliant)
- AEC Qualified
- Certified according to latest VeLIO (Vehicle LAN Interoperability & Optimization) test requirements for the Japanese market



#### Applications

- Gateway Modules
- Body Control Modules (BCMs)
- Electric Power steering
- Battery Management Systems
- Cluster and Lighting Control Modules

#### Description

The TLE8251VSJ is a transceiver designed for HS CAN networks in automotive and industrial applications. As an interface between the physical bus layer and the CAN protocol controller, the TLE8251VSJ drives the

## Overview

signals to the bus and protects the microcontroller against interferences generated within the network. Based on the high symmetry of the CANH and CANL signals, the TLE8251VSJ provides a very low level of electromagnetic emission (EME) within a wide frequency range.

The TLE8251VSJ fulfills or exceeds the requirements of the ISO11898-2.

The TLE8251VSJ provides a digital supply input  $V_{IO}$  and a stand-by mode. It is designed to fulfill the enhanced physical layer requirements for CAN FD and supports data rates up to 2 MBit/s.

On the basis of a very low leakage current on the HS CAN bus interface the TLE8251VSJ provides an excellent passive behavior in power-down state. These and other features make the TLE8251VSJ exceptionally suitable for mixed supply HS CAN networks.

Based on the Infineon Smart Power Technology SPT, the TLE8251VSJ provides excellent ESD immunity together with a very high electromagnetic immunity (EMI). The TLE8251VSJ and the Infineon SPT technology are AEC qualified and tailored to withstand the harsh conditions of the automotive environment.

Two different operating modes, additional fail-safe features like a TxD time-out and the optimized output slew rates on the CANH and CANL signals make the TLE8251VSJ the ideal choice for large HS CAN networks with high data transmission rates.

| Type       | Package  | Marking |
|------------|----------|---------|
| TLE8251VSJ | PG-DSO-8 | 8251V   |

## Table of Contents

|           |                                                           |           |
|-----------|-----------------------------------------------------------|-----------|
| <b>1</b>  | <b>Overview</b>                                           | <b>1</b>  |
|           | Table of Contents                                         | 3         |
| <b>2</b>  | <b>Block Diagram</b>                                      | <b>4</b>  |
| <b>3</b>  | <b>Pin Configuration</b>                                  | <b>5</b>  |
| 3.1       | Pin Assignment                                            | 5         |
| 3.2       | Pin Definitions                                           | 5         |
| <b>4</b>  | <b>Functional Description</b>                             | <b>6</b>  |
| 4.1       | High Speed CAN Physical Layer                             | 6         |
| 4.2       | Modes of Operation                                        | 8         |
| 4.2.1     | Normal-operating Mode                                     | 8         |
| 4.2.2     | Stand-by Mode                                             | 8         |
| 4.3       | Power-up and Undervoltage Condition                       | 9         |
| 4.3.1     | Power-down State                                          | 10        |
| 4.3.2     | Forced Stand-by Mode                                      | 10        |
| 4.3.3     | Power-up                                                  | 10        |
| 4.3.4     | Undervoltage on the Digital Supply $V_{IO}$               | 11        |
| 4.3.5     | Undervoltage on the Transmitter Supply $V_{CC}$           | 12        |
| 4.3.6     | Voltage Adaption to the Microcontroller Supply            | 12        |
| 4.4       | Remote Wake-up                                            | 13        |
| <b>5</b>  | <b>Fail Safe Functions</b>                                | <b>14</b> |
| 5.1       | Short Circuit Protection                                  | 14        |
| 5.2       | Unconnected Logic Pins                                    | 14        |
| 5.3       | TxD Time-out Function                                     | 14        |
| 5.4       | Overtemperature Protection                                | 15        |
| 5.5       | Delay Time for Mode Change                                | 15        |
| <b>6</b>  | <b>General Product Characteristics</b>                    | <b>16</b> |
| 6.1       | Absolute Maximum Ratings                                  | 16        |
| 6.2       | Functional Range                                          | 17        |
| 6.3       | Thermal Resistance                                        | 17        |
| <b>7</b>  | <b>Electrical Characteristics</b>                         | <b>18</b> |
| 7.1       | Functional Device Characteristics                         | 18        |
| 7.2       | Diagrams                                                  | 24        |
| <b>8</b>  | <b>Application Information</b>                            | <b>26</b> |
| 8.1       | ESD Robustness according to IEC61000-4-2                  | 26        |
| 8.2       | Application Example                                       | 27        |
| 8.3       | Examples for Mode Changes                                 | 27        |
| 8.3.1     | Mode Change to Stand-by Mode during a dominant Bus Signal | 29        |
| 8.3.2     | Mode Change from Stand-by Mode to Normal-operating Mode   | 30        |
| 8.3.2.1   | Mode Change while the TxD Signal is “low”                 | 30        |
| 8.3.2.2   | Mode Change while the Bus Signal is dominant              | 31        |
| 8.4       | Further Application Information                           | 32        |
| <b>9</b>  | <b>Package Outline</b>                                    | <b>33</b> |
| <b>10</b> | <b>Revision History</b>                                   | <b>34</b> |

## Block Diagram

## 2 Block Diagram



Figure 1 Functional block diagram

Pin Configuration

### 3 Pin Configuration

#### 3.1 Pin Assignment



Figure 2 Pin configuration

#### 3.2 Pin Definitions

Table 1 Pin definitions and functions

| Pin No. | Symbol   | Function                                                                                                                                                                                                                                               |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | TxD      | <b>Transmit Data Input;</b><br>internal pull-up to $V_{IO}$ , “low” for dominant state.                                                                                                                                                                |
| 2       | GND      | <b>Ground</b>                                                                                                                                                                                                                                          |
| 3       | $V_{CC}$ | <b>Transmitter Supply Voltage;</b><br>100 nF decoupling capacitor to GND required,<br>$V_{CC}$ can be turned off in stand-by mode.                                                                                                                     |
| 4       | RxD      | <b>Receive Data Output;</b><br>“low” in dominant state.                                                                                                                                                                                                |
| 5       | $V_{IO}$ | <b>Digital Supply Voltage;</b><br>supply voltage input to adapt the logical input and output voltage levels of the transceiver<br>to the microcontroller supply,<br>supply for the low-power receiver,<br>100 nF decoupling capacitor to GND required. |
| 6       | CANL     | <b>CAN Bus Low Level I/O;</b><br>“low” in dominant state.                                                                                                                                                                                              |
| 7       | CANH     | <b>CAN Bus High Level I/O;</b><br>“high” in dominant state.                                                                                                                                                                                            |
| 8       | STB      | <b>Stand-by Input;</b><br>internal pull-up to $V_{IO}$ , “low” for normal-operating mode.                                                                                                                                                              |

## Functional Description

## 4 Functional Description

HS CAN is a serial bus system that connects microcontrollers, sensors and actuators for real-time control applications. The use of the Controller Area Network (abbreviated CAN) within road vehicles is described by the international standard ISO 11898. According to the 7-layer OSI reference model the physical layer of a HS CAN bus system specifies the data transmission from one CAN node to all other available CAN nodes within the network. The physical layer specification of a CAN bus system includes all electrical and mechanical specifications of a CAN network. The CAN transceiver is part of the physical layer specification. Several different physical layer standards of CAN networks have been developed in recent years. The TLE8251VSJ is a High Speed CAN transceiver with a dedicated bus wake-up function and defined by the international standard ISO 11898-5.

### 4.1 High Speed CAN Physical Layer



Figure 3 High speed CAN bus signals and logic signals

## Functional Description

The TLE8251VSJ is a High-Speed CAN transceiver, operating as an interface between the CAN controller and the physical bus medium. A HS CAN network is a two wire, differential network which allows data transmission rates for CAN FD frames up to 2 MBit/s. Characteristic for HS CAN networks are the two signal states on the HS CAN bus: dominant and recessive (see [Figure 3](#)).

$V_{CC}$ ,  $V_{IO}$  and GND are the supply pins for the TLE8251VSJ. The pins CANH and CANL are the interface to the HS CAN bus and operate in both directions, as an input and as an output. RxD and TxD pins are the interface to the CAN controller, the TxD pin is an input pin and the RxD pin is an output pin. The STB pin is the input pin for mode selection (see [Figure 4](#)).

By setting the TxD input pin to logical “low” the transmitter of the TLE8251VSJ drives a dominant signal to the CANH and CANL pins. Setting TxD input to logical “high” turns off the transmitter and the output voltage on CANH and CANL discharges towards the recessive level. The recessive output voltage is provided by the bus biasing (see [Figure 1](#)). The output of the transmitter is considered to be dominant, when the voltage difference between CANH and CANL is greater than 1.5 V ( $V_{Diff} = V_{CANH} - V_{CANL}$ ).

Parallel to the transmitter the normal-mode receiver monitors the signal on the CANH and CANL pins and indicates it on the RxD output pin. A dominant signal on the CANH and CANL pins sets the RxD output pin to logical “low”, vice versa a recessive signal sets the RxD output to logical “high”. The normal-mode receiver considers a voltage difference ( $V_{Diff}$ ) between CANH and CANL above 0.9 V as dominant and below 0.5 V as recessive.

To conform with HS CAN features, like the bit to bit arbitration, the signal on the RxD output has to follow the signal on the TxD input within a defined loop delay  $t_{Loop} \leq 255$  ns.

The thresholds of the digital inputs (TxD and STB) and of the RxD output voltage are adapted to the digital power supply  $V_{IO}$ .

## Functional Description

### 4.2 Modes of Operation



Figure 4 Mode state diagram

#### 4.2.1 Normal-operating Mode

In normal-operating mode the transmitter and the receiver of the HS CAN transceiver TLE8251VSJ are active (see [Figure 1](#)). The HS CAN transceiver sends the serial data stream on the TxD input pin to the CAN bus. The data on the CAN bus is displayed at the RxD pin simultaneously. A logical “low” signal on the STB pin selects the normal-operating mode, while the transceiver is supplied by  $V_{CC}$  and  $V_{IO}$  (see [Table 2](#) for details).

#### 4.2.2 Stand-by Mode

The stand-by mode is an idle mode of the TLE8251VSJ with optimized power consumption. In stand-by mode the transmitter and the normal-mode receiver are turned off. The TLE8251VSJ cannot send any data to the CAN bus nor receive any data from the CAN bus.

The low-power receiver is connected to the bus lines. Wake-up signals are indicated on the RxD output pin. An additional filter, implemented inside the low-power receiver, ensures that only dominant and recessive” signals on the CAN bus, which are longer than the CAN activity filter time  $t_{Filter}$ , are indicated at the RxD output pin (see [Figure 8](#)).

A logical “high” signal on the STB pin selects the stand-by mode, while the transceiver is supplied by the digital supply  $V_{IO}$  (see [Table 2](#) for details).

In stand-by mode the bus input pins are biased to GND via the receiver input resistors  $R_i$ .

Undervoltage detection on the transmitter supply  $V_{CC}$  is turned off, allowing to switch off the  $V_{CC}$  supply in stand-by mode.

## Functional Description

## 4.3 Power-up and Undervoltage Condition

When detecting an undervoltage event, either on the transmitter supply  $V_{CC}$  or the digital supply  $V_{IO}$ , the transceiver TLE8251VSJ changes the mode of operation. Turning off the digital power supply  $V_{IO}$ , the transceiver powers down and remains in the power-down state. While switching off the transmitter supply  $V_{CC}$ , the transceiver either changes to the forced stand-by mode, or remains in stand-by mode (details see [Figure 5](#)).



Figure 5 Power-up and undervoltage

Table 2 Modes of operation

| Mode             | STB                | $V_{IO}$ | $V_{CC}$ | Bus Bias   | Transmitter | Normal-mode Receiver | Low-power Receiver |
|------------------|--------------------|----------|----------|------------|-------------|----------------------|--------------------|
| Normal-operating | "low"              | "on"     | "on"     | $V_{CC}/2$ | "on"        | "on"                 | "off"              |
| Stand-by         | "high"             | "on"     | "X"      | GND        | "off"       | "off"                | "on"               |
| Forced stand-by  | "low"              | "on"     | "off"    | GND        | "off"       | "off"                | "on"               |
| Power-down state | "X <sup>1)</sup> " | "off"    | "X"      | floating   | "off"       | "off"                | "off"              |

1) "X": Don't care

## Functional Description

### 4.3.1 Power-down State

Independent of the transmitter supply  $V_{CC}$  and of the STB input pin, the TLE8251VSJ is in power-down state when the digital supply voltage  $V_{IO}$  is turned off (see [Figure 5](#)).

In power-down state the input resistors of the receiver are disconnected from the bus biasing  $V_{CC}/2$ . The CANH and CANL bus interface of the TLE8251VSJ is floating and acts as a high-impedance input with a very low leakage current. The high-ohmic input does not influence the recessive level of the CAN network and allows an optimized EME performance of the entire HS CAN network (see also [Table 2](#)).

### 4.3.2 Forced Stand-by Mode

The forced stand-by mode is a fail-safe mode to avoid any disturbance on the HS CAN bus during loss of the transmitter supply  $V_{CC}$ .

In forced stand-by mode, the transmitter and the normal-mode receiver are turned off and therefore the transceiver TLE8251VSJ can not disturb the bus media.

Similar to stand-by mode, the low-power receiver is connected to the bus lines and wake-up signals on the CAN bus are indicated at the RxD output pin (see [Figure 8](#)).

In forced stand-by mode the bus is also biased to GND (details see [Table 2](#)) via the receiver input resistors.

Forced stand-by mode can only be entered when the transmitter supply  $V_{CC}$  is not available, either by powering up the digital supply  $V_{IO}$  only or by turning off the transmitter supply in normal-operating mode. While the transceiver TLE8251VSJ is in forced stand-by mode, switching the STB input pin to logical “high” triggers a mode change to stand-by mode (see [Figure 5](#)).

### 4.3.3 Power-up

The HS CAN transceiver TLE8251VSJ powers up if at least the digital supply  $V_{IO}$  is connected to the device. By default the device powers up in stand-by mode, due to the internal pull-up resistor on the STB pin to  $V_{IO}$ .

In case the device is to power-up to normal-operating mode, the STB pin needs to be pulled active to logical “low” and the supplies  $V_{IO}$  and  $V_{CC}$  have to be connected.

By supplying only the digital power supply  $V_{IO}$  the TLE8251VSJ powers up either in forced stand-by mode or stand-by mode, depending on the signal of the STB input pin (see [Figure 5](#)).

## Functional Description

### 4.3.4 Undervoltage on the Digital Supply $V_{IO}$

If the voltage on  $V_{IO}$  supply input falls below the threshold  $V_{IO} < V_{IO(UV,F)}$ , the transceiver TLE8251VSJ powers down and changes to power-down state.

Undervoltage detection on the digital supply  $V_{IO}$  has the highest priority. It is independent of the transmitter supply  $V_{CC}$  and also independent of the currently selected operating mode. Any undervoltage event on  $V_{IO}$  powers down the TLE8251VSJ.



Figure 6 Undervoltage on the digital supply  $V_{IO}$

## Functional Description

### 4.3.5 Undervoltage on the Transmitter Supply $V_{CC}$

In case the transmitter supply  $V_{CC}$  falls below the threshold  $V_{CC} < V_{CC(UV,F)}$ , the transceiver TLE8251VSJ changes the mode of operation to forced stand-by mode. The transmitter and also the normal-mode receiver of the TLE8251VSJ are powered by the  $V_{CC}$  supply. In case of insufficient  $V_{CC}$  supply, the TLE8251VSJ can neither transmit the CANH and CANL signals correctly to the bus, nor can it receive them properly. Therefore the TLE8251VSJ blocks the transmitter and the receiver in forced stand-by mode. The low-power receiver is active in forced stand-by mode (see [Figure 7](#)).

Undervoltage detection on the transmitter supply  $V_{CC}$  is only active in normal-operating mode (see [Figure 5](#)).



**Figure 7 Undervoltage on the transmitter supply  $V_{CC}$**

### 4.3.6 Voltage Adaption to the Microcontroller Supply

The HS CAN transceiver TLE8251VSJ has two different power supplies,  $V_{CC}$  and  $V_{IO}$ . The power supply  $V_{CC}$  supplies the transmitter and the normal-mode receiver. The power supply  $V_{IO}$  supplies the digital input and output buffers, the low-power receiver and the wake-up logic. It is also the main power domain for the internal logic.

To adjust the digital input and output levels of the TLE8251VSJ to the I/O levels of the external microcontroller, connect the power supply  $V_{IO}$  to the microcontroller I/O supply voltage (see [Figure 14](#)).

**Note:** *In case the digital supply voltage  $V_{IO}$  is not required in the application, connect the digital supply voltage  $V_{IO}$  to the transmitter supply  $V_{CC}$ .*

## Functional Description

### 4.4 Remote Wake-up

The TLE8251VSJ has a remote wake-up feature, also called bus wake-up feature. In both stand-by mode and forced stand-by mode, the low-power receiver monitors the activity on the CAN bus and in case it detects a wake-up signal, the TLE8251VSJ indicates the wake-up signal on the RxD output pin.

While entering stand-by mode, the RxD output pin is set to logical “high”, regardless of the signal on the CAN bus. The low-power receiver of the TLE8251VSJ requires a signal change from recessive to dominant on the CAN bus before the RxD output is enabled to follow the signals on the HS CAN bus.

HS CAN bus signals, dominant or recessive, with a pulse width above the CAN activity filter time  $t > t_{\text{Filter}}$  are indicated on the RxD output pin. Glitches with a pulse width below the CAN activity filter time  $t < t_{\text{Filter}}$  are ignored and not considered a valid wake-up signal. The RxD output reacts within the reaction time  $t_{\text{WU\_Rec}}$  after detecting a wake-up signal (see [Figure 8](#)).

**Note:** *A wake-up event on the CAN bus is only indicated on the RxD output, no automatic change of the operating mode is applied. To enter normal-operating mode, the external microcontroller needs to change the signal on the STB pin.*

The wake-up logic is supplied by the power supply  $V_{\text{IO}}$  (see [Figure 1](#)). In case the TLE8251VSJ is in stand-by mode the power supply  $V_{\text{CC}}$  can be turned off, while the TLE8251VSJ is still able to detect a wake-up signal on the HS CAN bus (see also [Figure 4](#)).



**Figure 8** Wake-up pattern

## Fail Safe Functions

## 5 Fail Safe Functions

### 5.1 Short Circuit Protection

The CANH and CANL bus outputs are short circuit proof, either against GND or a positive supply voltage. A current limiting circuit protects the transceiver against damage. If the device is heating up due to a continuous short on the CANH or CANL, the internal overtemperature protection switches off the bus transmitter.

### 5.2 Unconnected Logic Pins

All logic input pins have an internal pull-up resistor to  $V_{IO}$ . In case  $V_{IO}$  supply is activated and the logic pins are open, the TLE8251VSJ enters stand-by mode by default. In stand-by mode the transmitter of the TLE8251VSJ is disabled, the bus bias is turned off and the input resistors of CANH and CANL are connected to GND.

### 5.3 TxD Time-out Function

The TxD time-out feature protects the CAN bus against permanent blocking in case the logical signal on the TxD pin is continuously “low”. A continuous “low” signal on the TxD pin might have its root cause in a locked-up microcontroller or in a short circuit on the printed circuit board, for example. In normal-operating mode, a logical “low” signal on the TxD pin for the time  $t > t_{TxD}$  enables the TxD time-out feature and the TLE8251VSJ disables the transmitter (see [Figure 9](#)). The receiver is still active and the RxD output continues monitoring data on the bus.



Figure 9 TxD time-out function

[Figure 9](#) illustrates how the transmitter is deactivated and activated again. A permanent “low” signal on the TxD input pin activates the TxD time-out function and deactivates the transmitter. To release the transmitter after a TxD time-out event the TLE8251VSJ requires a signal change on the TxD input pin from logical “low” to logical “high”.

## Fail Safe Functions

### 5.4 Overtemperature Protection

The integrated overtemperature detection protects the TLE8251VSJ against thermal overstress of the transmitter. Overtemperature protection is active in normal-operating mode and disabled in stand-by mode. In overtemperature condition, the temperature sensor disables the transmitter (see [Figure 1](#)) while the transceiver remains in normal-operating mode.

After the device has cooled down the transmitter is activated again (see [Figure 10](#)). A hysteresis is implemented within the temperature sensor.



**Figure 10** Overtemperature protection

### 5.5 Delay Time for Mode Change

The HS CAN transceiver TLE8251VSJ changes the mode of operation within the time window  $t_{Mode}$ . During the mode change the RxD output pin is permanently set to logical “high” and does not reflect the status on the CANH and CANL input pins.

While changing the mode of operation from normal-operating mode to stand-by mode, the transceiver TLE8251VSJ turns off the transmitter and switches from the normal-mode receiver to the low-power receiver. After the mode change is completed, the transceiver TLE8251VSJ releases the RxD output pin (see as an example [Figure 16](#) and [Figure 17](#)).

## General Product Characteristics

## 6 General Product Characteristics

## 6.1 Absolute Maximum Ratings

Table 3 Absolute maximum ratings voltages, currents and temperatures<sup>1)</sup>

All voltages with respect to ground; positive current flowing into pin;  
(unless otherwise specified)

| Parameter                                  | Symbol              | Values |      |          | Unit | Note or Test Condition                   | Number   |
|--------------------------------------------|---------------------|--------|------|----------|------|------------------------------------------|----------|
|                                            |                     | Min.   | Typ. | Max.     |      |                                          |          |
| <b>Voltages</b>                            |                     |        |      |          |      |                                          |          |
| Transmitter supply voltage                 | $V_{CC}$            | -0.3   | -    | 6.0      | V    | -                                        | P_6.1.1  |
| Digital supply voltage                     | $V_{IO}$            | -0.3   | -    | 6.0      | V    | -                                        | P_6.1.2  |
| CANH DC voltage versus GND                 | $V_{CANH}$          | -40    | -    | 40       | V    | -                                        | P_6.1.3  |
| CANL DC voltage versus GND                 | $V_{CANL}$          | -40    | -    | 40       | V    | -                                        | P_6.1.4  |
| Differential voltage between CANH and CANL | $V_{CAN\_Diff}$     | -40    | -    | 40       | V    | -                                        | P_6.1.5  |
| Voltages at the input pins:<br>STB, TxD    | $V_{MAX\_IN}$       | -0.3   | -    | 6.0      | V    | -                                        | P_6.1.6  |
| Voltages at the output pin:<br>RxD         | $V_{MAX\_OUT}$      | -0.3   | -    | $V_{IO}$ | V    | -                                        | P_6.1.7  |
| <b>Currents</b>                            |                     |        |      |          |      |                                          |          |
| RxD output current                         | $I_{RxD}$           | -20    | -    | 20       | mA   | -                                        | P_6.1.8  |
| <b>Temperatures</b>                        |                     |        |      |          |      |                                          |          |
| Junction temperature                       | $T_j$               | -40    | -    | 150      | °C   | -                                        | P_6.1.9  |
| Storage temperature                        | $T_s$               | -55    | -    | 150      | °C   | -                                        | P_6.1.10 |
| <b>ESD Resistivity</b>                     |                     |        |      |          |      |                                          |          |
| ESD immunity at CANH, CANL<br>versus GND   | $V_{ESD\_HBM\_CAN}$ | -10    | -    | 10       | kV   | HBM<br>(100 pF via 1.5 kΩ) <sup>2)</sup> | P_6.1.11 |
| ESD immunity at all other<br>pins          | $V_{ESD\_HBM\_ALL}$ | -2     | -    | 2        | kV   | HBM<br>(100 pF via 1.5 kΩ) <sup>2)</sup> | P_6.1.12 |
| ESD immunity to GND                        | $V_{ESD\_CDM}$      | -750   | -    | 750      | V    | CDM <sup>3)</sup>                        | P_6.1.13 |

1) Not subject to production test, specified by design

2) ESD susceptibility, Human Body Model “HBM” according to ANSI/ESDA/JEDEC JS-001

3) ESD susceptibility, Charge Device Model “CDM” according to EIA/JESD22-C101 or ESDA STM5.3.1

**Note:** *Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as “outside” normal-operating range. Protection functions are not designed for continuous repetitive operation.*

## General Product Characteristics

## 6.2 Functional Range

Table 4 Functional range

| Parameter                  | Symbol   | Values |      |      | Unit | Note or Test Condition | Number  |
|----------------------------|----------|--------|------|------|------|------------------------|---------|
|                            |          | Min.   | Typ. | Max. |      |                        |         |
| <b>Supply Voltages</b>     |          |        |      |      |      |                        |         |
| Transmitter supply voltage | $V_{CC}$ | 4.5    | –    | 5.5  | V    | –                      | P_6.2.1 |
| Digital supply voltage     | $V_{IO}$ | 3.0    | –    | 5.5  | V    | –                      | P_6.2.2 |
| <b>Thermal Parameters</b>  |          |        |      |      |      |                        |         |
| Junction temperature       | $T_j$    | -40    | –    | 150  | °C   | <sup>1)</sup>          | P_6.2.3 |

1) Not subject to production test, specified by design.

Note: *Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.*

## 6.3 Thermal Resistance

Note: *This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, please visit [www.jedec.org](http://www.jedec.org).*

Table 5 Thermal resistance<sup>1)</sup>

| Parameter                                      | Symbol     | Values |      |      | Unit | Note or Test Condition   | Number  |
|------------------------------------------------|------------|--------|------|------|------|--------------------------|---------|
|                                                |            | Min.   | Typ. | Max. |      |                          |         |
| <b>Thermal Resistances</b>                     |            |        |      |      |      |                          |         |
| Junction to Ambient PG-DSO-8                   | $R_{thJA}$ | –      | 130  | –    | K/W  | <sup>2)</sup> TLE8251VSJ | P_6.3.1 |
| <b>Thermal Shutdown (junction temperature)</b> |            |        |      |      |      |                          |         |
| Thermal shutdown temperature                   | $T_{JSD}$  | 150    | 175  | 200  | °C   | –                        | P_6.3.2 |
| Thermal shutdown hysteresis                    | $\Delta T$ | –      | 10   | –    | K    | –                        | P_6.3.3 |

1) Not subject to production test, specified by design

2) Specified  $R_{thJA}$  value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board. The product (TLE8251VSJ) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 $\mu$ m Cu, 2 x 35 $\mu$ m Cu).

## Electrical Characteristics

# 7 Electrical Characteristics

## 7.1 Functional Device Characteristics

**Table 6 Electrical characteristics**

$4.5 \text{ V} < V_{CC} < 5.5 \text{ V}$ ;  $3.0 \text{ V} < V_{IO} < 5.5 \text{ V}$ ;  $R_L = 60 \Omega$ ;  $-40^\circ\text{C} < T_j < 150^\circ\text{C}$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                           | Symbol              | Values |      |      | Unit          | Note or Test Condition                                                                            | Number   |
|---------------------------------------------------------------------|---------------------|--------|------|------|---------------|---------------------------------------------------------------------------------------------------|----------|
|                                                                     |                     | Min.   | Typ. | Max. |               |                                                                                                   |          |
| <b>Current Consumption</b>                                          |                     |        |      |      |               |                                                                                                   |          |
| Current consumption at $V_{CC}$ normal-operating mode               | $I_{CC}$            | –      | 2.6  | 4    | mA            | recessive state, $V_{TXD} = V_{IO}$ , $V_{STB} = 0 \text{ V}$ ;                                   | P_7.1.1  |
| Current consumption at $V_{CC}$ normal-operating mode               | $I_{CC}$            | –      | 38   | 60   | mA            | dominant state, $V_{TXD} = V_{STB} = 0 \text{ V}$ ;                                               | P_7.1.2  |
| Current consumption at $V_{IO}$ normal-operating mode               | $I_{IO}$            | –      | –    | 1    | mA            | $V_{STB} = 0 \text{ V}$ ;                                                                         | P_7.1.3  |
| Current consumption at $V_{CC}$ stand-by mode                       | $I_{CC(STB)}$       | –      | –    | 5    | $\mu\text{A}$ | $V_{TXD} = V_{STB} = V_{IO}$ ;                                                                    | P_7.1.4  |
| Current consumption at $V_{IO}$ stand-by mode                       | $I_{IO(STB)}$       | –      | 8    | 14   | $\mu\text{A}$ | $V_{TXD} = V_{STB} = V_{IO}$ , $0 \text{ V} < V_{CC} < 5.5 \text{ V}$ ;                           | P_7.1.5  |
| Current consumption at $V_{IO}$ stand-by mode @ $105^\circ\text{C}$ | $I_{IO(STB)}_{105}$ | –      | 6    | 12.5 | $\mu\text{A}$ | $V_{TXD} = V_{STB} = V_{IO}$ , $0 \text{ V} < V_{CC} < 5.5 \text{ V}$ , $T < 105^\circ\text{C}$ ; | P_7.1.6  |
| <b>Supply Resets</b>                                                |                     |        |      |      |               |                                                                                                   |          |
| $V_{CC}$ undervoltage monitor rising edge                           | $V_{CC(UV,R)}$      | 3.8    | 4.0  | 4.3  | V             | –                                                                                                 | P_7.1.7  |
| $V_{CC}$ undervoltage monitor falling edge                          | $V_{CC(UV,F)}$      | 3.65   | 3.85 | 4.3  | V             | –                                                                                                 | P_7.1.8  |
| $V_{CC}$ undervoltage monitor hysteresis                            | $V_{CC(UV,H)}$      | –      | 150  | –    | mV            | <sup>1)</sup>                                                                                     | P_7.1.9  |
| $V_{IO}$ undervoltage monitor rising edge                           | $V_{IO(UV,R)}$      | 2.0    | 2.5  | 3.0  | V             | –                                                                                                 | P_7.1.10 |
| $V_{IO}$ undervoltage monitor falling edge                          | $V_{IO(UV,F)}$      | 1.8    | 2.3  | 3.0  | V             | –                                                                                                 | P_7.1.11 |
| $V_{IO}$ undervoltage monitor hysteresis                            | $V_{IO(UV,H)}$      | –      | 200  | –    | mV            | <sup>1)</sup>                                                                                     | P_7.1.12 |
| $V_{CC}$ and $V_{IO}$ undervoltage delay time, rising edge          | $t_{Delay(UV)}$     | –      | –    | 100  | $\mu\text{s}$ | <sup>1)</sup> (see <a href="#">Figure 6</a> and <a href="#">Figure 7</a> );                       | P_7.1.13 |

**Electrical Characteristics**

**Table 6 Electrical characteristics (cont'd)**

$4.5 \text{ V} < V_{CC} < 5.5 \text{ V}$ ;  $3.0 \text{ V} < V_{IO} < 5.5 \text{ V}$ ;  $R_L = 60 \Omega$ ;  $-40^\circ \text{C} < T_j < 150^\circ \text{C}$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                       | Symbol               | Values              |                     |                     | Unit | Note or Test Condition                                               | Number   |
|-----------------------------------------------------------------|----------------------|---------------------|---------------------|---------------------|------|----------------------------------------------------------------------|----------|
|                                                                 |                      | Min.                | Typ.                | Max.                |      |                                                                      |          |
| <b>Receiver Output RxD</b>                                      |                      |                     |                     |                     |      |                                                                      |          |
| “High” level output current                                     | $I_{RD,H}$           | –                   | -4                  | -2                  | mA   | $V_{RXD} = V_{IO} - 0.4 \text{ V}$ ,<br>$V_{Diff} < 0.5 \text{ V}$ ; | P_7.1.14 |
| “Low” level output current                                      | $I_{RD,L}$           | 2                   | 4                   | –                   | mA   | $V_{RXD} = 0.4 \text{ V}$ , $V_{Diff} > 0.9 \text{ V}$ ;             | P_7.1.15 |
| <b>Transmission Input TxD</b>                                   |                      |                     |                     |                     |      |                                                                      |          |
| “High” level input voltage threshold                            | $V_{TxD,H}$          | –                   | $0.5 \times V_{IO}$ | $0.7 \times V_{IO}$ | V    | recessive state;                                                     | P_7.1.16 |
| “Low” level input voltage threshold                             | $V_{TxD,L}$          | $0.3 \times V_{IO}$ | $0.4 \times V_{IO}$ | –                   | V    | dominant state;                                                      | P_7.1.17 |
| Pull-up resistance                                              | $R_{TxD}$            | 10                  | 25                  | 50                  | kΩ   | –                                                                    | P_7.1.18 |
| Input hysteresis                                                | $V_{HYS(TxD)}$       | –                   | 450                 | –                   | mV   | <sup>1)</sup>                                                        | P_7.1.19 |
| Input capacitance                                               | $C_{TxD}$            | –                   | –                   | 10                  | pF   | <sup>1)</sup>                                                        | P_7.1.20 |
| TxD permanent dominant time-out                                 | $t_{TxD}$            | 4.5                 | –                   | 16                  | ms   | normal-operating mode;                                               | P_7.1.21 |
| <b>Stand-by Input STB</b>                                       |                      |                     |                     |                     |      |                                                                      |          |
| “High” level input voltage threshold                            | $V_{STB,H}$          | –                   | $0.5 \times V_{IO}$ | $0.7 \times V_{IO}$ | V    | stand-by mode;                                                       | P_7.1.22 |
| “Low” level input voltage threshold                             | $V_{STB,L}$          | $0.3 \times V_{IO}$ | $0.4 \times V_{IO}$ | –                   | V    | normal-operating mode;                                               | P_7.1.23 |
| Pull-up resistance                                              | $R_{STB}$            | 10                  | 25                  | 50                  | kΩ   | –                                                                    | P_7.1.24 |
| Input capacitance                                               | $C_{STB}$            | –                   | –                   | 10                  | pF   | <sup>1)</sup>                                                        | P_7.1.25 |
| Input hysteresis                                                | $V_{HYS(STB)}$       | –                   | 200                 | –                   | mV   | <sup>1)</sup>                                                        | P_7.1.26 |
| <b>Bus Receiver</b>                                             |                      |                     |                     |                     |      |                                                                      |          |
| Differential receiver threshold dominant normal-operating mode  | $V_{Diff\_D}$        | –                   | 0.75                | 0.9                 | V    | <sup>2)</sup>                                                        | P_7.1.27 |
| Differential receiver threshold recessive normal-operating mode | $V_{Diff\_R}$        | 0.5                 | 0.66                | –                   | V    | <sup>2)</sup>                                                        | P_7.1.28 |
| Differential range dominant normal-operating mode               | $V_{Diff\_D\_Range}$ | 0.9                 | –                   | 8.0                 | V    | <sup>1) 2)</sup>                                                     | P_7.1.29 |
| Differential range recessive normal-operating mode              | $V_{Diff\_R\_Range}$ | -3.0                | –                   | 0.5                 | V    | <sup>1) 2)</sup>                                                     | P_7.1.30 |
| Differential receiver threshold dominant stand-by mode          | $V_{Diff\_D\_STB}$   | –                   | 0.75                | 1.15                | V    | <sup>2)</sup>                                                        | P_7.1.31 |

**Electrical Characteristics**

**Table 6 Electrical characteristics (cont'd)**

$4.5 \text{ V} < V_{CC} < 5.5 \text{ V}$ ;  $3.0 \text{ V} < V_{IO} < 5.5 \text{ V}$ ;  $R_L = 60 \Omega$ ;  $-40^\circ\text{C} < T_j < 150^\circ\text{C}$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                               | Symbol                           | Values |      |      | Unit       | Note or Test Condition                   | Number   |
|---------------------------------------------------------|----------------------------------|--------|------|------|------------|------------------------------------------|----------|
|                                                         |                                  | Min.   | Typ. | Max. |            |                                          |          |
| Differential receiver threshold recessive stand-by mode | $V_{\text{Diff\_R\_STB}}$        | 0.4    | 0.72 | –    | V          | <sup>2)</sup>                            | P_7.1.32 |
| Differential range dominant Stand-by mode               | $V_{\text{Diff\_D\_Range\_STB}}$ | 1.15   | –    | 8.0  | V          | <sup>1,2)</sup>                          | P_7.1.33 |
| Differential range recessive Stand-by mode              | $V_{\text{Diff\_R\_Range\_STB}}$ | -3.0   | –    | 0.4  | V          | <sup>1,2)</sup>                          | P_7.1.34 |
| Common mode range                                       | CMR                              | -12    | –    | 12   | V          | $V_{CC} = 5 \text{ V}$ ;                 | P_7.1.35 |
| Differential receiver hysteresis normal-operating mode  | $V_{\text{Diff,hys}}$            | –      | 90   | –    | mV         | <sup>1)</sup>                            | P_7.1.36 |
| CANH, CANL input resistance                             | $R_i$                            | 10     | 20   | 30   | k $\Omega$ | recessive state;                         | P_7.1.37 |
| Differential input resistance                           | $R_{\text{Diff}}$                | 20     | 40   | 60   | k $\Omega$ | recessive state;                         | P_7.1.38 |
| Input resistance deviation between CANH and CANL        | $\Delta R_i$                     | -1     | –    | 1    | %          | <sup>1)</sup> recessive state;           | P_7.1.39 |
| Input capacitance CANH, CANL versus GND                 | $C_{\text{In}}$                  | –      | 20   | 40   | pF         | <sup>1)</sup> $V_{\text{Tx}} = V_{IO}$ ; | P_7.1.40 |
| Differential input capacitance                          | $C_{\text{In\_Diff}}$            | –      | 10   | 20   | pF         | <sup>1)</sup> $V_{\text{Tx}} = V_{IO}$ ; | P_7.1.41 |

**Bus Transmitter**

|                                                                      |                          |      |     |      |    |                                     |          |
|----------------------------------------------------------------------|--------------------------|------|-----|------|----|-------------------------------------|----------|
| CANL/CANH recessive output voltage normal-operating mode             | $V_{\text{CANL/H\_R}}$   | 2.0  | 2.5 | 3.0  | V  | $V_{\text{Tx}} = V_{IO}$ , no load; | P_7.1.42 |
| CANH, CANL recessive output voltage difference normal-operating mode | $V_{\text{Diff\_NM}}$    | -500 | –   | 50   | mV | $V_{\text{Tx}} = V_{IO}$ , no load; | P_7.1.43 |
| CANH, CANL recessive output voltage stand-by mode                    | $V_{\text{CANL,H\_STB}}$ | -0.1 | –   | 0.1  | V  | no load;                            | P_7.1.44 |
| CANH, CANL recessive output voltage difference stand-by mode         | $V_{\text{Diff\_STB}}$   | -0.2 | –   | 0.2  | V  | no load;                            | P_7.1.45 |
| CANL dominant output voltage normal-operating mode                   | $V_{\text{CANL}}$        | 0.5  | –   | 2.25 | V  | $V_{\text{Tx}} = 0 \text{ V}$ ;     | P_7.1.46 |
| CANH dominant output voltage normal-operating mode                   | $V_{\text{CANH}}$        | 2.75 | –   | 4.5  | V  | $V_{\text{Tx}} = 0 \text{ V}$ ;     | P_7.1.47 |

Electrical Characteristics

Table 6 Electrical characteristics (cont'd)

$4.5 \text{ V} < V_{CC} < 5.5 \text{ V}$ ;  $3.0 \text{ V} < V_{IO} < 5.5 \text{ V}$ ;  $R_L = 60 \Omega$ ;  $-40^\circ\text{C} < T_j < 150^\circ\text{C}$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                                                                        | Symbol           | Values |      |      | Unit | Note or Test Condition                                                                                         | Number   |
|----------------------------------------------------------------------------------------------------------------------------------|------------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                                                  |                  | Min.   | Typ. | Max. |      |                                                                                                                |          |
| CANH, CANL dominant output voltage difference normal-operating mode according to ISO 11898-2<br>$V_{Diff} = V_{CANH} - V_{CANL}$ | $V_{Diff}$       | 1.5    | –    | 3.0  | V    | $V_{TxD} = 0 \text{ V}$ ,<br>$50 \Omega < R_L < 65 \Omega$ ,<br>$4.75 < V_{CC} < 5.25 \text{ V}$ ;             | P_7.1.48 |
| CANH, CANL dominant output voltage difference normal-operating mode<br>$V_{Diff} = V_{CANH} - V_{CANL}$                          | $V_{Diff\_EXT}$  | 1.4    | –    | 3.3  | V    | $V_{TxD} = 0 \text{ V}$ ,<br>$45 \Omega < R_L < 70 \Omega$ ,<br>$4.75 < V_{CC} < 5.25 \text{ V}$ ;             | P_7.1.49 |
| CANH, CANL dominant output voltage difference normal-operating mode<br>$V_{Diff} = V_{CANH} - V_{CANL}$                          | $V_{Diff\_HEXT}$ | 1.5    | –    | 5    | V    | $V_{TxD} = 0 \text{ V}$ ,<br>static behavior,<br>$R_L = 2240 \Omega$ ,<br>$4.75 < V_{CC} < 5.25 \text{ V}^1$ ; | P_7.1.50 |
| Driver dominant symmetry normal-operating mode<br>$V_{SYM} = V_{CANH} + V_{CANL}$                                                | $V_{SYM}$        | 4.5    | 5    | 5.5  | V    | $V_{CC} = 5.0 \text{ V}$ , $V_{TxD} = 0 \text{ V}$ ;                                                           | P_7.1.51 |
| CANL short circuit current                                                                                                       | $I_{CANLsc}$     | 40     | 75   | 100  | mA   | $V_{CANLshort} = 18 \text{ V}$ ,<br>$V_{CC} = 5.0 \text{ V}$ , $t < t_{TxD}$ ,<br>$V_{TxD} = 0 \text{ V}$ ;    | P_7.1.52 |
| CANH short circuit current                                                                                                       | $I_{CANHsc}$     | -100   | -75  | -40  | mA   | $V_{CANHshort} = -3 \text{ V}$ ,<br>$V_{CC} = 5.0 \text{ V}$ , $t < t_{TxD}$ ,<br>$V_{TxD} = 0 \text{ V}$ ;    | P_7.1.53 |
| Leakage current, CANH                                                                                                            | $I_{CANH,lk}$    | -5     | –    | 5    | µA   | $V_{CC} = V_{IO} = 0 \text{ V}$ ,<br>$0 \text{ V} < V_{CANH} < 5 \text{ V}$ ,<br>$V_{CANH} = V_{CANL}$ ;       | P_7.1.54 |
| Leakage current, CANL                                                                                                            | $I_{CANL,lk}$    | -5     | –    | 5    | µA   | $V_{CC} = V_{IO} = 0 \text{ V}$ ,<br>$0 \text{ V} < V_{CANL} < 5 \text{ V}$ ,<br>$V_{CANH} = V_{CANL}$ ;       | P_7.1.55 |

**Electrical Characteristics**

**Table 6 Electrical characteristics (cont'd)**

$4.5 \text{ V} < V_{CC} < 5.5 \text{ V}$ ;  $3.0 \text{ V} < V_{IO} < 5.5 \text{ V}$ ;  $R_L = 60 \Omega$ ;  $-40^\circ\text{C} < T_j < 150^\circ\text{C}$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                          | Symbol        | Values |      |      | Unit | Note or Test Condition                                                                                  | Number   |
|--------------------------------------------------------------------|---------------|--------|------|------|------|---------------------------------------------------------------------------------------------------------|----------|
|                                                                    |               | Min.   | Typ. | Max. |      |                                                                                                         |          |
| <b>Dynamic CAN-Transceiver Characteristics</b>                     |               |        |      |      |      |                                                                                                         |          |
| Propagation delay<br>TxD-to-RxD “low”<br>(“recessive to dominant”) | $t_{d(L),TR}$ | –      | 170  | 230  | ns   | $C_L = 100 \text{ pF}$ ,<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V}$ ,<br>$C = 15 \text{ pF}$ ;       | P_7.1.56 |
| Propagation delay<br>TxD-to-RxD “high”<br>(dominant to recessive)  | $t_{d(H),TR}$ | –      | 170  | 230  | ns   | $C_L = 100 \text{ pF}$ ,<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V}$ ,<br>$C_{RXD} = 15 \text{ pF}$ ; | P_7.1.57 |
| Propagation delay<br>TxD “low” to bus dominant                     | $t_{d(L),T}$  | –      | 90   | 140  | ns   | $C_L = 100 \text{ pF}$ ,<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V}$ ,<br>$C_{RXD} = 15 \text{ pF}$ ; | P_7.1.58 |
| Propagation delay<br>TxD “high” to bus recessive                   | $t_{d(H),T}$  | –      | 90   | 140  | ns   | $C_L = 100 \text{ pF}$ ,<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V}$ ,<br>$C_{RXD} = 15 \text{ pF}$ ; | P_7.1.59 |
| Propagation delay<br>bus dominant to RxD “low”                     | $t_{d(L),R}$  | –      | 90   | 140  | ns   | $C_L = 100 \text{ pF}$ ,<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V}$ ,<br>$C_{RXD} = 15 \text{ pF}$ ; | P_7.1.60 |
| Propagation delay<br>bus recessive to RxD “high”                   | $t_{d(H),R}$  | –      | 90   | 140  | ns   | $C_L = 100 \text{ pF}$ ,<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V}$ ,<br>$C_{RXD} = 15 \text{ pF}$ ; | P_7.1.61 |

**Delay Times**

|                                                                    |                |     |   |    |               |                                                 |          |
|--------------------------------------------------------------------|----------------|-----|---|----|---------------|-------------------------------------------------|----------|
| Delay time for mode change                                         | $t_{Mode}$     | –   | – | 20 | $\mu\text{s}$ | <sup>1)</sup> (see <a href="#">Figure 16</a> ); | P_7.1.62 |
| RxD reaction delay,<br>stand-by mode to normal-<br>operating mode, | $t_{RXD\_Rec}$ | –   | – | 5  | $\mu\text{s}$ | <sup>1)</sup> (see <a href="#">Figure 17</a> ); | P_7.1.63 |
| CAN activity filter time                                           | $t_{Filter}$   | 0.5 | – | 5  | $\mu\text{s}$ | (see <a href="#">Figure 8</a> );                | P_7.1.64 |
| Wake-up reaction time                                              | $t_{WU\_Rec}$  | –   | – | 5  | $\mu\text{s}$ | <sup>1)</sup> (see <a href="#">Figure 8</a> );  | P_7.1.65 |

## Electrical Characteristics

**Table 6 Electrical characteristics (cont'd)**

$4.5 \text{ V} < V_{CC} < 5.5 \text{ V}$ ;  $3.0 \text{ V} < V_{IO} < 5.5 \text{ V}$ ;  $R_L = 60 \Omega$ ;  $-40^\circ\text{C} < T_j < 150^\circ\text{C}$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                                                   | Symbol                            | Values |      |      | Unit | Note or Test Condition                                                                                                                                                                  | Number                   |
|-------------------------------------------------------------------------------------------------------------|-----------------------------------|--------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
|                                                                                                             |                                   | Min.   | Typ. | Max. |      |                                                                                                                                                                                         |                          |
| <b>CAN FD Characteristics -</b>                                                                             |                                   |        |      |      |      |                                                                                                                                                                                         |                          |
| Received recessive bit width at 2 MBit/s                                                                    | $t_{\text{Bit(RxD)}\_2\text{MB}}$ | 430    | 500  | 530  | ns   | $C_L = 100 \text{ pF}$ ,<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V}$ ,<br>$C_{\text{RxD}} = 15 \text{ pF}$ , $t_{\text{Bit}} = 500 \text{ ns}$ ,<br>(see <a href="#">Figure 13</a> ); | <a href="#">P_7.1.66</a> |
| Transmitted recessive bit width at 2 MBit/s                                                                 | $t_{\text{Bit(Bus)}\_2\text{MB}}$ | 450    | 500  | 530  | ns   | $C_L = 100 \text{ pF}$ ,<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V}$ ,<br>$C_{\text{RxD}} = 15 \text{ pF}$ , $t_{\text{Bit}} = 500 \text{ ns}$ ,<br>(see <a href="#">Figure 13</a> ); | <a href="#">P_7.1.67</a> |
| Receiver timing symmetry at 2 MBit/s<br>$\Delta t_{\text{Rec}} = t_{\text{Bit(RxD)}} - t_{\text{Bit(Bus)}}$ | $\Delta t_{\text{Rec\_2MB}}$      | -45    | -    | 20   | ns   | $C_L = 100 \text{ pF}$ ,<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V}$ ,<br>$C_{\text{RxD}} = 15 \text{ pF}$ , $t_{\text{Bit}} = 500 \text{ ns}$ ,<br>(see <a href="#">Figure 13</a> ); | <a href="#">P_7.1.68</a> |

1) Not subject to production test, specified by design.

2) In respect to common mode range.

Electrical Characteristics

7.2 Diagrams



Figure 11 Test circuits for dynamic characteristics



Figure 12 Timing diagrams for dynamic characteristics

Electrical Characteristics



Figure 13 Recessive bit time - five dominant bits followed by one recessive bit

**Application Information**

## 8 Application Information

### 8.1 ESD Robustness according to IEC61000-4-2

Tests for ESD robustness according to IEC61000-4-2 “Gun test” (150 pF, 330 Ω) have been performed. The results and test conditions are available in a separate test report.

**Table 7 ESD robustness according to IEC61000-4-2**

| Performed Test                                                  | Result | Unit | Remarks                      |
|-----------------------------------------------------------------|--------|------|------------------------------|
| Electrostatic discharge voltage at pin CANH and CANL versus GND | ≥ +8   | kV   | <sup>1)</sup> Positive pulse |
| Electrostatic discharge voltage at pin CANH and CANL versus GND | ≤ -8   | kV   | <sup>1)</sup> Negative pulse |

1) ESD susceptibility “ESD GUN” according to GIFT / ICT paper: “EMC Evaluation of CAN Transceivers, version 03/02/IEC TS62228”, section 4.3. (DIN EN61000-4-2)  
Tested by external test facility (IBEE Zwickau, EMC test report no. TBD).

Application Information

8.2 Application Example



Figure 14 Application circuit

8.3 Examples for Mode Changes

Changing the status on the STB input pin triggers a change of the operating mode, disregarding the actual signal on the CANH, CANL and TxD pins (see also [Chapter 4.2](#)).

## Application Information

Mode changes are triggered by the STB pin when the device TLE8251VSJ is fully supplied. Setting the STB pin to logical “low” changes the mode of operation to normal-operating mode:

- The mode change is executed independently of the signal on the HS CAN bus. The CANH, CANL inputs may be either dominant or recessive. They can be also permanently shorted to GND or  $V_{CC}$ .
- A mode change is performed independently of the signal on the TxD input. The TxD input may be either logical “high” or “low”.

Analog to that, changing the STB input pin to logical “high” changes the mode of operation to the stand-by mode, independent on the signals at the CANH, CANL and TxD pins.

*Note: In case the TxD signal is “low” setting the STB input pin to logical “low” changes the operating mode of the device to normal-operating mode and drives a dominant signal to the HS CAN bus.*

*Note: The TxD time-out is only effective in normal-operating mode. The TxD time-out timer starts when the TLE8251VSJ enters normal-operating mode and the TxD input is set to logical “low”.*

## Application Information

## 8.3.1 Mode Change to Stand-by Mode during a dominant Bus Signal

Figure 15 shows an example of mode change from normal-operating mode to stand-by mode while the signal on the HS CAN bus is dominant.

During the mode transition time  $t_{Mode}$ , the TLE8251VSJ blocks the RxD output and provides a logical “high” on the RxD output pin. The internal receiver switches from the normal-mode receiver to the low-power receiver, while changing from normal-operating mode to stand-by mode.

After entering stand-by mode the TLE8251VSJ continues to indicate a “high” signal on the RxD output as long as the HS CAN bus remains dominant. The permanent dominant bus signal is not considered a wake-up event and is therefore not indicated on the RxD output pin.

Detecting the first signal change from recessive to dominant on the HS CAN bus releases the internal wake-up logic. Within the wake-up reaction time  $t_{WU\_Rec}$ , a recessive CAN bus signal is indicated on the RxD output pin by a logical “high” signal and a dominant CAN bus signal is indicated by a logical “low” signal, as long as the pulse width of the HS CAN bus signals exceeds CAN activity filter time  $t > t_{Filter}$ .

Entering stand-by mode while the HS CAN bus signal is recessive, a release of the internal wake-up logic is not necessary and a dominant wake-up signal ( $t > t_{Filter}$ ) on the HS CAN bus is indicated on the RxD output pin within the wake-up reaction time  $t_{WU\_Rec}$  (compare to Figure 8).



Figure 15 Change to stand-by mode during bus dominant

## Application Information

### 8.3.2 Mode Change from Stand-by Mode to Normal-operating Mode

#### 8.3.2.1 Mode Change while the TxD Signal is “low”

**Figure 16** shows an example of mode change to normal-operating mode while the TxD input is logical “low”. The HS CAN signal is recessive, assuming all other HS CAN bus subscribers are also sending a recessive bus signal.

While the TLE8251VSJ is in stand-by mode, the transmitter and the normal-mode receiver are turned off. In stand-by mode the low-power receiver is active. The TLE8251VSJ drives no signal to the HS CAN bus, the RxD output is connected to the low-power receiver and follows only the HS\_CAN bus signals when its pulse width exceeds CAN activity filter time  $t_{\text{Filter}}$ . Changing the STB to logical “low” turns the mode of operation to normal-operating mode, while the TxD input signal remains logical “low”. The transmitter and the normal-mode receiver remain disabled until the mode transition is completed. During the mode transition the RxD output is blocked and set to logical “high”. In normal-operating mode the transmitter and the normal-mode receiver are active. The “low” signal on the TxD input drives a dominant signal to the HS CAN bus and the RxD output becomes logical “low” following the dominant signal on the HS CAN bus.

Changing the STB pin back to logical “high”, disables the transmitter and normal-mode receiver again. The RxD output pin is blocked and set to logical “high” with the start of the mode transition. The TxD input and the transmitter are blocked and the HS CAN bus becomes recessive.



**Figure 16 Mode change from stand-by mode to normal-operating mode**

## Application Information

### 8.3.2.2 Mode Change while the Bus Signal is dominant

Figure 17 shows an example of mode change while the bus is dominant and the TxD input signal is set to logical “high”.

While the TLE8251VSJ is in stand-by mode, the transmitter and the normal-mode receiver are turned off. In stand-by mode the low-power receiver is active. The TLE8251VSJ drives no signal to the HS CAN bus, the RxD output is connected to the low-power receiver and follows only the HS\_CAN bus signals when its pulse width exceeds the bus wake-up time  $t_{WU}$ . Changing the STB to logical “low” turns the mode of operation to normal-operating mode, while the TxD input signal remains logical “high”. The transmitter and the normal-mode receiver remain disabled until the mode transition is completed. During the mode transition the RxD output is blocked and set to logical “high”. In normal-operating mode the normal-mode receiver is active and the RxD output follows the dominant signal on the HS CAN bus by indicating a logical “low” signal.

Changing the STB pin back to logical “high”, disables the transmitter and normal-mode receiver again. The RxD output pin is blocked and set to logical “high” with the start of the mode transition. The low-power receiver is active in stand-by mode. The RxD output signal remains “high” as long as the HS CAN bus remains dominant. Only if the HS CAN bus changes to a recessive signal exceeding CAN activity filter time  $t_{Filter}$ , the RxD output follows the bus signal within wake-up reaction time  $t_{WU\_Rec}$  (see also [Chapter 8.3.1](#)).



Figure 17 Receiving a dominant signal from the bus during a mode change

---

## Application Information

### 8.4 Further Application Information

- Please contact us for information regarding the pin FMEA.
- Existing application note.
- For further information you may visit: <http://www.infineon.com/transceiver>

## Package Outline

## 9 Package Outline



Figure 18 PG-DSO-8 (Plastic Dual Small Outline PG-DSO-8)

## Green Product (RoHS compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website:

<http://www.infineon.com/packages>.

Dimensions in mm

**Revision History**

**10      Revision History**

| <b>Revision</b> | <b>Date</b> | <b>Changes</b>      |
|-----------------|-------------|---------------------|
| 1.0             | 2016-07-15  | Data Sheet created. |

## Trademarks of Infineon Technologies AG

µHVIC™, µPIM™, µPFC™, AU-ConvertIR™, AURIX™, C166™, CanPAK™, CIPOS™, CIPURSE™, CoolDP™, CoolGaN™, COOLiR™, CoolMOS™, CoolSET™, CoolSiC™, DAVE™, DI-POL™, DirectFET™, DrBlade™, EasyPIM™, EconoBRIDGE™, EconoDUAL™, EconoPACK™, EconoPIM™, EiceDRIVER™, epec™, FCOST™, GaNpowIR™, HEXFET™, HITFET™, HybridPACK™, iMOTION™, IRAM™, ISOFACE™, IsoPACK™, LEDrivIR™, LITIX™, MIPAQ™, ModSTACK™, my-d™, NovalithIC™, OPTIGA™, OptiMOS™, ORIGA™, PowIRaudio™, PowIRStage™, PrimePACK™, PrimeSTACK™, PROFET™, PRO-SIL™, RASIC™, REAL3™, SmartLEWIST™, SOLID FLASH™, SPOCT™, StrongiRFET™, SupIRBuck™, TEMPFET™, TRENCHSTOP™, TriCore™, UHVIC™, XHP™, XMCT™.

Trademarks updated November 2015

## Other Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

**Edition 2016-07-15**

**Published by**

**Infineon Technologies AG**  
**81726 Munich, Germany**

**© 2016 Infineon Technologies AG.**  
**All Rights Reserved.**

**Do you have a question about any aspect of this document?**

**Email: [erratum@infineon.com](mailto:erratum@infineon.com)**

## IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office ([www.infineon.com](http://www.infineon.com)).

## WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.