

## ICS853058

8:1, DIFFERENTIAL-TO-3.3V OR 2.5V LVPECL/ECL CLOCK MULTIPLEXER

## GENERAL DESCRIPTION



The ICS853058 is an 8:1 Differential-to-3.3V or 2.5V LVPECL / ECL Clock Multiplexer which can operate up to 2.5GHz and is a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The ICS853058 has 8 differ-

ential selectable clock inputs. The PCLK, nPCLK input pairs can accept LVPECL, LVDS, CML or SSTL levels. The fully differential architecture and low propagation delay make it ideal for use in clock distribution circuits. The select pins have internal pulldown resistors. The SEL2 pin is the most significant bit and the binary number applied to the select pins will select the same numbered data input (i.e., 000 selects PCLK0, nPCLK0).

#### **F**EATURES

- · High speed 8:1 differential multiplexer
- 1 differential 3.3V or 2.5V LVPECL output
- 8 selectable differential PCLK, nPCLK inputs
- PCLKx, nPCLKx pairs can accept the following differential input levels: LVPECL, LVDS, CML, SSTL
- Maximum output frequency: 2.5GHz
- Translates any single ended input signal to LVPECL levels with resistor bias on nPCLKx input
- Part-to-part skew: TBD
- Propagation delay: 620ps (typical)
- LVPECL mode operating voltage supply range:  $V_{CC} = 2.375V$  to 3.465V,  $V_{EE} = 0V$
- ECL mode operating voltage supply range:
   V<sub>CC</sub> = 0V, V<sub>FF</sub> = -3.465V to -2.375V
- -40°C to 85°C ambient operating temperature

#### **BLOCK DIAGRAM**



#### PIN ASSIGNMENT



#### ICS853058

24-Lead, 173-MIL TSSOP 4.4mm x 7.8mm x 0.92mm body package G Package Top View

The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice.



## ICS853058

## 8:1, DIFFERENTIAL-TO-3.3V OR 2.5V LVPECL/ECL CLOCK MULTIPLEXER

TABLE 1. PIN DESCRIPTIONS

| Number  | Name             |        | Туре            | Description                                                                           |
|---------|------------------|--------|-----------------|---------------------------------------------------------------------------------------|
| 1       | PCLK0            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                        |
| 2       | nPCLK0           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input. $V_{cc}/2$ default when left floating.     |
| 3       | PCLK1            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                        |
| 4       | nPCLK1           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input. $V_{\rm cc}/2$ default when left floating. |
| 5, 20   | V <sub>cc</sub>  | Power  |                 | Positive supply pins.                                                                 |
| 6, 7, 8 | SEL0, SEL1, SEL2 | Input  | Pulldown        | Clock select input pins. LVCMOS/LVTTL interface levels.                               |
| 9       | PCLK2            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                        |
| 10      | nPCLK2           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input. $V_{cc}/2$ default when left floating.     |
| 11      | PCLK3            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                        |
| 12      | nPCLK3           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input. $V_{cc}/2$ default when left floating.     |
| 13      | nPCLK4           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input. $V_{cc}/2$ default when left floating.     |
| 14      | PCLK4            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                        |
| 15      | nPCLK5           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input. $V_{cc}/2$ default when left floating.     |
| 16      | PCLK5            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                        |
| 17      | V <sub>EE</sub>  | Power  |                 | Negative supply pin.                                                                  |
| 18, 19  | nQ0, Q0          | Output |                 | Differential output pair. LVPECL interface levels.                                    |
| 21      | nPCLK6           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input. $V_{cc}/2$ default when left floating.     |
| 22      | PCLK6            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                        |
| 23      | nPCLK7           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input. $V_{cc}/2$ default when left floating.     |
| 24      | PCLK7            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                        |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.



## ICS853058

8:1, DIFFERENTIAL-TO-3.3V or 2.5V LVPECL/ECL CLOCK MULTIPLEXER

#### TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter                 | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|---------------------------|-----------------|---------|---------|---------|-------|
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor   |                 |         | 75      |         | ΚΩ    |
| R <sub>VDD/2</sub>    | Pullup/Pulldown Resistosr |                 |         | 50      |         | ΚΩ    |

#### TABLE 3. CLOCK INPUT FUNCTION TABLE

|      | Inputs | Outputs |       |        |
|------|--------|---------|-------|--------|
| SEL2 | SEL1   | SEL0    | Q0    | nQ0    |
| 0    | 0      | 0       | PCLK0 | nPCLK0 |
| 0    | 0      | 1       | PCLK1 | nPCLK1 |
| 0    | 1      | 0       | PCLK2 | nPCLK2 |
| 0    | 1      | 1       | PCLK3 | nPCLK3 |
| 1    | 0      | 0       | PCLK4 | nPCLK4 |
| 1    | 0      | 1       | PCLK5 | nPCLK5 |
| 1    | 1      | 0       | PCLK6 | nPCLK6 |
| 1    | 1      | 1       | PCLK7 | nPCLK7 |



## ICS853058

## 8:1, DIFFERENTIAL-TO-3.3V OR 2.5V LVPECL/ECL CLOCK MULTIPLEXER

#### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V<sub>cc</sub>

Negative Supply Voltage,  $V_{\text{EE}}$ Inputs, V<sub>1</sub> (LVPECL mode)

Inputs, V, (ECL mode)

Outputs, I

Continuous Current Surge Current

Operating Temperature Range, TA -40°C to +85°C Storage Temperature,  $T_{\rm STG}$ 

Package Thermal Impedance,  $\theta_{\text{\tiny JA}}$  70°C/W (0 mps) (Junction-to-Ambient)

-4.6V (ECL mode,  $V_{CC} = 0$ )

-0.5V to  $V_{\rm CC}$  + 0.5V

0.5V to  $V_{FF}$  - 0.5V

50mA 100mA

-65°C to 150°C

4.6V (LVPECL mode,  $V_{\text{FF}} = 0$ ) | **NOTE:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{CC} = 2.375 \text{ to } 3.465 \text{V}$ ;  $V_{EE} = 0 \text{V}$ 

| Symbol          | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|-------------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub> | Positive Supply Voltage |                 | 2.375   | 3.3     | 3.465   | V     |
| I <sub>cc</sub> | Power Supply Current    |                 |         | 38      |         | mA    |

Table 4B. LVCMOS/LVTTL DC Characteristics,  $V_{CC} = 2.375 \text{ to } 3.465 \text{V}$ ;  $V_{EE} = 0 \text{V}$ 

| Symbol          | Parameter          |           | Test Conditions                                              | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|-----------|--------------------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage | SEL0:SEL2 |                                                              | 2       |         | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  | SEL0:SEL2 |                                                              | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current | SEL0:SEL2 | $V_{CC} = V_{IN} = 3.465V,$<br>$V_{CC} = V_{IN} = 2.625V$    |         |         | 150                   | μΑ    |
| I <sub>IL</sub> | Input Low Current  | SEL0:SEL2 | $V_{CC} = 3.465V, V_{IN} = 0V, V_{CC} = 2.625V, V_{IN} = 0V$ | -150    |         |                       | μA    |

Table 4C. LVPECL DC Characteristics,  $V_{CC} = 2.375 \text{ to } 3.465 \text{V}; V_{EE} = 0 \text{V}$ 

| Symbol             | Parameter                               |                              | Test Conditions                | Minimum | Typical                 | Maximum | Units |
|--------------------|-----------------------------------------|------------------------------|--------------------------------|---------|-------------------------|---------|-------|
| I <sub>IH</sub>    | Input High Current                      | PCLK0:PCLK7<br>nPCLK0:nPCLK7 | $V_{CC} = V_{IN} = 3.465V$     |         |                         | 150     | μΑ    |
|                    | Input Low Current                       | PCLK0:PCLK7                  | $V_{CC} = 3.465V, V_{IN} = 0V$ | -10     |                         |         | μΑ    |
| I <sub>IL</sub>    |                                         | nPCLK0:nPCLK7                | $V_{CC} = 3.465V, V_{IN} = 0V$ | -150    |                         |         | μΑ    |
| V <sub>PP</sub>    | Peak-to-Peak Input Voltage              |                              |                                | 0.15    |                         |         | V     |
| V <sub>CMR</sub>   | Common Mode Input Voltage;<br>NOTE 1, 2 |                              |                                | 1.2     |                         | 3.3     | V     |
| V <sub>OH</sub>    | Output High Voltage Voltage; NOTE 3     |                              |                                |         | V <sub>cc</sub> - 1.005 |         | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 3              |                              |                                |         | V <sub>cc</sub> - 1.78  |         | V     |
| V <sub>SWING</sub> | Peak-to-Peak Outpu                      | ıt Voltage Swing             |                                |         | 0.8                     |         | V     |

NOTE 1: Common mode voltage is defined as V<sub>II</sub>.

NOTE 2: For single ended applications, the maximum input voltage for PCLKx, nPCLKx is V<sub>CC</sub> + 0.3V.

NOTE 3: Outputs terminated with 50  $\!\Omega$  to  ${\rm V_{cc}}$  - 2V.

## Integrated Circuit Systems, Inc.

## ICS853058

## 8:1, DIFFERENTIAL-TO-3.3V OR 2.5V LVPECL/ECL CLOCK MULTIPLEXER

Table 4D. ECL DC Characteristics,  $V_{CC} = 0V$ ;  $V_{EE} = -3.465V$  to -2.375V

| Symbol           | Parameter                    |                              | Test Conditions | Minimum               | Typical | Maximum | Units |
|------------------|------------------------------|------------------------------|-----------------|-----------------------|---------|---------|-------|
| V <sub>OH</sub>  | Output High V                | oltage; NOTE 1               |                 |                       | -1.005  |         | V     |
| V <sub>OL</sub>  | Output Low Vo                | oltage; NOTE 1               |                 |                       | -1.78   |         | ٧     |
| V <sub>IH</sub>  | Input High Vol               | tage                         |                 | -1.225                |         | -0.94   | ٧     |
| V <sub>IL</sub>  | Input Low Volt               | age                          |                 | -1.87                 |         | -1.535  | V     |
| V <sub>PP</sub>  | Peak-to-Peak                 | Input Voltage                |                 |                       | 800     |         | mV    |
| V <sub>CMR</sub> | Input High Vol<br>Common Mod | tage<br>le Range; NOTE 2, 3  |                 | V <sub>EE</sub> + 1.2 |         | 0       | ٧     |
| I <sub>IH</sub>  | Input<br>High Current        | PCLK0:PCLK7<br>nPCLK0:nPCLK7 |                 |                       |         | 150     | μΑ    |
|                  | Input Low                    | PCLK0:PCLK7                  |                 | -10                   |         |         | μΑ    |
| I <sub>IL</sub>  | Current                      | nPCLK0:nPCLK7                |                 | -150                  |         |         | μΑ    |

NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>cc</sub> - 2V.

NOTE 2: Common mode voltage is defined as  $V_{\rm int}$ .

NOTE 3: For single-ended applications, the maximum input voltage for PCLKx, nPCLKx is  $V_{cc}$  + 0.3V.

Table 5. AC Characteristics,  $V_{\text{CC}} = 0V$ ;  $V_{\text{EE}} = -3.465V$  to -2.375V or  $V_{\text{CC}} = 2.375$  to 3.465V;  $V_{\text{EE}} = 0V$ 

| Symbol           | Parameter                    | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|------------------------------|-----------------|---------|---------|---------|-------|
| f <sub>MAX</sub> | Output Frequency             |                 |         |         | 2.5     | GHz   |
| t <sub>PD</sub>  | Propagation Delay; NOTE 1    |                 |         | 620     |         | ps    |
| tsk(pp)          | Part-to-Part Skew; NOTE 2, 3 |                 |         | TBD     |         | ps    |
| $t_R/t_F$        | Output Rise/Fall Time        | 20% to 80%      |         | 150     |         | ps    |

All parameters measured up to 1.3GHz unless noted otherwise.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 3: This parameter is defined according with JEDEC Standard 65.



## ICS853058

8:1, DIFFERENTIAL-TO-3.3V or 2.5V LVPECL/ECL CLOCK MULTIPLEXER

## PARAMETER MEASUREMENT INFORMATION





#### **OUTPUT LOAD AC TEST CIRCUIT**

#### DIFFERENTIAL INPUT LEVEL





#### PROPAGATION DELAY

#### PART-TO-PART SKEW



#### **OUTPUT RISE/FALL TIME**

## ICS853058

8:1, DIFFERENTIAL-TO-3.3V OR 2.5V LVPECL/ECL CLOCK MULTIPLEXER

#### **APPLICATION INFORMATION**

#### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage  $V_REF = V_{CC}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio

of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{\rm cc}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



#### TERMINATION FOR 3.3V LVPECL OUTPUTS

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive

 $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 2A and 2B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 2A. LVPECL OUTPUT TERMINATION



FIGURE 2B. LVPECL OUTPUT TERMINATION

# Integrated Circuit Systems, Inc.

## ICS853058

8:1, DIFFERENTIAL-TO-3.3V or 2.5V LVPECL/ECL CLOCK MULTIPLEXER

#### TERMINATION FOR 2.5V LVPECL OUTPUT

Figure 3A and Figure 3B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to  $V_{\rm CC}$  - 2V. For  $V_{\rm CC}$  = 2.5V, the  $V_{\rm CC}$  - 2V is very close to

ground level. The R3 in Figure 3B can be eliminated and the termination is shown in *Figure 3C*.



FIGURE 3A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



FIGURE 3B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



FIGURE 3C. 2.5V LVPECL TERMINATION EXAMPLE

## Integrated Circuit Systems, Inc.

## ICS853058

8:1, DIFFERENTIAL-TO-3.3V or 2.5V LVPECL/ECL CLOCK MULTIPLEXER

#### LVPECL CLOCK INPUT INTERFACE

The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both  $V_{\text{SWING}}$  and  $V_{\text{OH}}$  must meet the  $V_{\text{PP}}$  and  $V_{\text{CMR}}$  input requirements. Figures 4A to 4E show interface examples for the HiPerClockS PCLK/nPCLK input driven by the most common driver types. The input interfaces sug-

gested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



FIGURE 4A. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN
BY A CML DRIVER



FIGURE 4B. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN
BY AN SSTL IN DRIVER



FIGURE 4C. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN
BY A 3.3V LVPECL DRIVER



FIGURE 4D. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN
BY A 3.3V LVDS DRIVER



FIGURE 4E. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER WITH AC COUPLE



## ICS853058

8:1, DIFFERENTIAL-TO-3.3V OR 2.5V LVPECL/ECL CLOCK MULTIPLEXER

#### SCHEMATIC EXAMPLE

An application schematic example of ICS853058 is shown in *Figure 5*. The inputs can accept various types of differential signals. In this example, the inputs are driven by 3.3V LVPECL drivers. The ICS853058 output is an LVPECL driver. An example of LVPECL terminations is shown this schematic. Other terminations

nation approaches are available in the LVPECL Termination Application Note. It is recommended at least one decoupling capacitor per power pin. The decoupling capacitor should be low ESR and located as close as possible to the power pin.



FIGURE 5. ICS853058 SCHEMATIC EXAMPLE



#### ICS853058

8:1, DIFFERENTIAL-TO-3.3V or 2.5V LVPECL/ECL CLOCK MULTIPLEXER

#### POWER CONSIDERATIONS

This section provides information on power dissipation and junction temperature for the ICS853058. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS853058 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V \pm 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 38mA = 131.67mW
- Power (outputs)<sub>MAX</sub> = 30.94mW/Loaded Output pair
   If all outputs are loaded, the total power is 1 \* 30.94mW = 30.94mW

Total Power MAX (3.465V, with all outputs switching) = 131.67mW + 30.94mW = 162.61mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$  devices is 125 $^{\circ}$ C.

The equation for Tj is as follows: Tj =  $\theta_{IA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A = Ambient Temperature$ 

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is 65°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.163\text{W} * 65^{\circ}\text{C/W} = 95.6^{\circ}\text{C}$ . This is well below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

Table 6. Thermal Resistance  $\theta_{1a}$  for 24-Pin TSSOP Forced Convection

| θ <sub>JA</sub> by Velocity (Meters per Second) |                    |                    |                      |  |  |  |
|-------------------------------------------------|--------------------|--------------------|----------------------|--|--|--|
| Multi-Layer PCB, JEDEC Standard Test Boards     | <b>0</b><br>70°C/W | <b>1</b><br>65°C/W | <b>2.5</b><br>62°C/W |  |  |  |

## ICS853058

8:1, DIFFERENTIAL-TO-3.3V or 2.5V LVPECL/ECL CLOCK MULTIPLEXER

#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 6.



To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CCO}$  - 2V.

• For logic high, 
$$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.935V$$
 
$$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.935V$$

• For logic low, 
$$V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} - 1.67V$$

$$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.67V$$

Pd\_H is power dissipation when the output drives high.
Pd\_L is the power dissipation when the output drives low.

$$Pd\_H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.935V)/50\Omega] * 0.935V = 19.92mW$$

$$Pd\_L = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.67V)/50\Omega] * 1.67V = 11.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30.94mW



## ICS853058

8:1, DIFFERENTIAL-TO-3.3V or 2.5V LVPECL/ECL CLOCK MULTIPLEXER

## **RELIABILITY INFORMATION**

Table 7.  $\theta_{\text{JA}} \text{vs. Air Flow Table for 24 Lead TSSOP}$ 

 $\theta_{AA}$  by Velocity (Meters per Second)

012.5Multi-Layer PCB, JEDEC Standard Test Boards70°C/W65°C/W62°C/W

#### TRANSISTOR COUNT

The transistor count for ICS853058 is: 326

## ICS853058

8:1, DIFFERENTIAL-TO-3.3V or 2.5V LVPECL/ECL CLOCK MULTIPLEXER

#### PACKAGE OUTLINE - G SUFFIX FOR 24 LEAD TSSOP



TABLE 8. PACKAGE DIMENSIONS

| SYMBOL | Millin     | neters  |  |
|--------|------------|---------|--|
| STWBOL | Minimum    | Maximum |  |
| N      | 2          | 4       |  |
| Α      |            | 1.20    |  |
| A1     | 0.05       | 0.15    |  |
| A2     | 0.80       | 1.05    |  |
| b      | 0.19       | 0.30    |  |
| С      | 0.09       | 0.20    |  |
| D      | 7.70       | 7.90    |  |
| E      | 6.40 E     | BASIC   |  |
| E1     | 4.30       | 4.50    |  |
| е      | 0.65 BASIC |         |  |
| L      | 0.45       | 0.75    |  |
| α      | 0°         | 8°      |  |
| aaa    |            | 0.10    |  |

Reference Document: JEDEC Publication 95, MS-153



## ICS853058

8:1, DIFFERENTIAL-TO-3.3V OR 2.5V LVPECL/ECL CLOCK MULTIPLEXER

#### TABLE 9. ORDERING INFORMATION

| Part/Order Number | Marking     | Package                        | Count       | Temperature   |
|-------------------|-------------|--------------------------------|-------------|---------------|
| ICS853058AG       | ICS853058AG | 24 Lead TSSOP                  | 60 per tube | -40°C to 85°C |
| ICS853058AGT      | ICS853058AG | 24 Lead TSSOP on Tape and Reel | 2500        | -40°C to 85°C |

The aforementioned trademark, HiPerClockS™ is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries.

While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.