

- **EPIC™ (Enhanced-Performance Implanted CMOS) Process**
- **High On-Off Output-Voltage Ratio**
- **Low Crosstalk Between Switches**
- **Individual Switch Controls**
- **Extremely Low Input Current**
- **Latch-Up Performance Exceeds 250 mA Per JESD 17**
- **ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)**
- **Package Options Include Plastic Small-Outline (D, NS), Shrink Small-Outline (DB), Thin Very Small-Outline (DGV), Thin Shrink Small-Outline (PW), Ceramic Flat (W) Packages, and Standard Plastic (N) and Ceramic (J) DIPs**

SN54LV4053A . . . J OR W PACKAGE  
SN74LV4053A . . . D, DB, DGV, N, NS, OR PW PACKAGE  
(TOP VIEW)



## description

These triple 2-channel CMOS analog multiplexers/demultiplexers are designed for 2-V to 5.5-V  $V_{CC}$  operation.

The 'LV4053A devices handle both analog and digital signals. Each channel permits signals with amplitudes up to 5.5 V (peak) to be transmitted in either direction.

Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems.

The SN54LV4053A is characterized for operation over the full military temperature range of  $-55^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ . The SN74LV4053A is characterized for operation from  $-40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$ .

FUNCTION TABLE

| INPUTS |   |   |   | ON CHANNELS   |
|--------|---|---|---|---------------|
| INH    | C | B | A |               |
| L      | L | L | L | 1Y0, 2Y0, 3Y0 |
| L      | L | L | H | 1Y1, 2Y0, 3Y0 |
| L      | L | H | L | 1Y0, 2Y1, 3Y0 |
| L      | L | H | H | 1Y1, 2Y1, 3Y0 |
| L      | H | L | L | 1Y0, 2Y0, 3Y1 |
| L      | H | L | H | 1Y1, 2Y0, 3Y1 |
| L      | H | H | L | 1Y0, 2Y1, 3Y1 |
| L      | H | H | H | 1Y1, 2Y1, 3Y1 |
| H      | X | X | X | None          |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated.

UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1999, Texas Instruments Incorporated

# SN54LV4053A, SN74LV4053A TRIPLE 2-CHANNEL ANALOG MULTIPLEXERS/DEMULTIPLEXERS

SCLS430 – MAY 1999

## logic symbol†



† This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)



**absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†**

|                                                                          |       |                            |
|--------------------------------------------------------------------------|-------|----------------------------|
| Supply voltage range, $V_{CC}$ .....                                     | ..... | –0.5 V to 7.0 V            |
| Input voltage range, $V_I$ (see Note 1) .....                            | ..... | –0.5 V to 7.0 V            |
| Switch I/O voltage range, $V_{IO}$ (see Note 1 and Note 2) .....         | ..... | –0.5 V to $V_{CC}$ + 0.5 V |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ ) .....                        | ..... | –20 mA                     |
| I/O diode current, $I_{I0K}$ ( $V_{IO} < 0$ or $V_{IO} > V_{CC}$ ) ..... | ..... | ±50 mA                     |
| Switch through current, $I_T$ ( $V_{IO} = 0$ to $V_{CC}$ ) .....         | ..... | ±25 mA                     |
| Continuous current through $V_{CC}$ or GND .....                         | ..... | ±50 mA                     |
| Package thermal impedance, $\theta_{JA}$ (see Note 3): D package .....   | ..... | 113°C/W                    |
| DB package .....                                                         | ..... | 131°C/W                    |
| DGV package .....                                                        | ..... | 180°C/W                    |
| N package .....                                                          | ..... | 78°C/W                     |
| NS package .....                                                         | ..... | 111°C/W                    |
| PW package .....                                                         | ..... | 149°C/W                    |
| Storage temperature range, $T_{stg}$ .....                               | ..... | –65°C to 150°C             |

† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.  
 2. This value is limited to 7 V maximum.  
 3. The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.

**recommended operating conditions (see Note 4)**

|                     |                                          | SN74LV4053A               |                     | SN74LV4053A         |                     | UNIT |
|---------------------|------------------------------------------|---------------------------|---------------------|---------------------|---------------------|------|
|                     |                                          | MIN                       | MAX                 | MIN                 | MAX                 |      |
| $V_{CC}$            | Supply voltage                           | 2‡                        | 5.5                 | 2‡                  | 5.5                 | V    |
| $V_{IH}$            | High-level input voltage, control inputs | $V_{CC} = 2$ V            | 1.5                 | 1.5                 | 1.5                 | V    |
|                     |                                          | $V_{CC} = 2.3$ V to 2.7 V | $V_{CC} \times 0.7$ | $V_{CC} \times 0.7$ | $V_{CC} \times 0.7$ |      |
|                     |                                          | $V_{CC} = 3$ V to 3.6 V   | $V_{CC} \times 0.7$ | $V_{CC} \times 0.7$ | $V_{CC} \times 0.7$ |      |
|                     |                                          | $V_{CC} = 4.5$ V to 5.5 V | $V_{CC} \times 0.7$ | $V_{CC} \times 0.7$ | $V_{CC} \times 0.7$ |      |
| $V_{IL}$            | Low-level input voltage, control inputs  | $V_{CC} = 2$ V            | 0.5                 | 0.5                 | 0.5                 | V    |
|                     |                                          | $V_{CC} = 2.3$ V to 2.7 V | $V_{CC} \times 0.3$ | $V_{CC} \times 0.3$ | $V_{CC} \times 0.3$ |      |
|                     |                                          | $V_{CC} = 3$ V to 3.6 V   | $V_{CC} \times 0.3$ | $V_{CC} \times 0.3$ | $V_{CC} \times 0.3$ |      |
|                     |                                          | $V_{CC} = 4.5$ V to 5.5 V | $V_{CC} \times 0.3$ | $V_{CC} \times 0.3$ | $V_{CC} \times 0.3$ |      |
| $V_I$               | Control input voltage                    | 0                         | 5.5                 | 0                   | 5.5                 | V    |
| $V_{IO}$            | Input/output voltage                     | 0                         | $V_{CC}$            | 0                   | $V_{CC}$            | V    |
| $\Delta t/\Delta V$ | Input transition rise or fall rate       | $V_{CC} = 2.3$ V to 2.7 V | 0                   | 200                 | 0                   | 200  |
|                     |                                          | $V_{CC} = 3$ V to 3.6 V   | 0                   | 100                 | 0                   | 100  |
|                     |                                          | $V_{CC} = 4.5$ V to 5.5 V | 0                   | 20                  | 0                   | 20   |
| $T_A$               | Operating free-air temperature           | –55                       | 125                 | –40                 | 85                  | °C   |

‡ With supply voltages at or near 2 V, the analog switch on-state resistance becomes very nonlinear. It is recommended that only digital signals be transmitted at these low supply voltages.

NOTE 4: All unused control inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

# SN54LV4053A, SN74LV4053A TRIPLE 2-CHANNEL ANALOG MULTIPLEXERS/DEMULTIPLEXERS

SCLS430 – MAY 1999

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER          | TEST CONDITIONS                                    | V <sub>CC</sub>                                                                                                                                                                | T <sub>A</sub> = 25°C |     |      | SN54LV4053A |     | SN74LV4053A |     | UNIT |
|--------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|------|-------------|-----|-------------|-----|------|
|                    |                                                    |                                                                                                                                                                                | MIN                   | TYP | MAX  | MIN         | MAX | MIN         | MAX |      |
| R <sub>on</sub>    | On-state switch resistance                         | I <sub>T</sub> = 2 mA,<br>V <sub>I</sub> = V <sub>CC</sub> or GND,<br>V <sub>INH</sub> = V <sub>IL</sub><br>(see Figure 1)                                                     | 2.3 V                 | 41  | 180  | 225         | 225 |             |     | Ω    |
|                    |                                                    |                                                                                                                                                                                | 3 V                   | 30  | 150  | 190         | 190 |             |     |      |
|                    |                                                    |                                                                                                                                                                                | 4.5 V                 | 23  | 75   | 100         | 100 |             |     |      |
| R <sub>on(P)</sub> | Peak on-state resistance                           | I <sub>T</sub> = 2 mA,<br>V <sub>I</sub> = V <sub>CC</sub> to GND,<br>V <sub>INH</sub> = V <sub>IL</sub>                                                                       | 2.3 V                 | 139 | 500  | 600         | 600 |             |     | Ω    |
|                    |                                                    |                                                                                                                                                                                | 3 V                   | 63  | 180  | 225         | 225 |             |     |      |
|                    |                                                    |                                                                                                                                                                                | 4.5 V                 | 35  | 100  | 125         | 125 |             |     |      |
| ΔR <sub>on</sub>   | Difference in on-state resistance between switches | I <sub>T</sub> = 2 mA,<br>V <sub>I</sub> = V <sub>CC</sub> to GND,<br>V <sub>INH</sub> = V <sub>IL</sub>                                                                       | 2.3 V                 | 2   | 30   | 40          | 40  |             |     | Ω    |
|                    |                                                    |                                                                                                                                                                                | 3 V                   | 1.6 | 20   | 30          | 30  |             |     |      |
|                    |                                                    |                                                                                                                                                                                | 4.5 V                 | 1.3 | 15   | 20          | 20  |             |     |      |
| I <sub>I</sub>     | Control input current                              | V <sub>I</sub> = V <sub>CC</sub> or GND                                                                                                                                        | 5.5 V                 |     | ±0.1 | ±1          | ±1  | ±1          | ±1  | μA   |
| I <sub>soff</sub>  | Off-state switch leakage current                   | V <sub>I</sub> = V <sub>CC</sub> and V <sub>O</sub> = GND, or V <sub>I</sub> = GND and V <sub>O</sub> = V <sub>CC</sub> , V <sub>INH</sub> = V <sub>IH</sub><br>(see Figure 2) | 5.5 V                 |     | ±0.1 | ±1          | ±1  | ±1          | ±1  | μA   |
| I <sub>son</sub>   | On-state switch leakage current                    | V <sub>I</sub> = V <sub>CC</sub> or GND, V <sub>INH</sub> = V <sub>IH</sub><br>(see Figure 3)                                                                                  | 5.5 V                 |     | ±0.1 | ±1          | ±1  | ±1          | ±1  | μA   |
| I <sub>CC</sub>    | Supply current                                     | V <sub>I</sub> = V <sub>CC</sub> or GND                                                                                                                                        | 5.5 V                 |     |      | 20          | 20  | 20          | 20  | μA   |
| C <sub>IC</sub>    | Control input capacitance                          |                                                                                                                                                                                |                       |     | 2    |             |     |             |     | pF   |
| C <sub>IS</sub>    | Common terminal capacitance                        |                                                                                                                                                                                |                       |     | 8.2  |             |     |             |     | pF   |
| C <sub>OS</sub>    | Switch terminal capacitance                        |                                                                                                                                                                                |                       |     | 5.6  |             |     |             |     | pF   |
| C <sub>T</sub>     | Feed-through capacitance                           |                                                                                                                                                                                |                       |     | 0.5  |             |     |             |     | pF   |

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

SN54LV4053A, SN74LV4053A  
TRIPLE 2-CHANNEL ANALOG MULTIPLEXERS/DEMULTIPLEXERS

SCLS430 – MAY 1999

**switching characteristics over recommended operating free-air temperature range,  
 $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  (unless otherwise noted)**

| PARAMETER                | FROM<br>(INPUT)           | TO<br>(OUTPUT) | TEST<br>CONDITIONS | $T_A = 25^\circ\text{C}$                  |      |     | SN54LV4053A |     | SN74LV4053A |     | UNIT |
|--------------------------|---------------------------|----------------|--------------------|-------------------------------------------|------|-----|-------------|-----|-------------|-----|------|
|                          |                           |                |                    | MIN                                       | TYP  | MAX | MIN         | MAX | MIN         | MAX |      |
| $t_{PLH}$ ,<br>$t_{PHL}$ | Propagation<br>delay time | COM or<br>Yn   | Yn or<br>COM       | $C_L = 15 \text{ pF}$ ,<br>(see Figure 4) | 2.5  | 10  | 16          | 16  | 16          | ns  |      |
| $t_{PZH}$ ,<br>$t_{PZL}$ | Enable<br>delay time      | INH            | COM or<br>Yn       | $C_L = 15 \text{ pF}$ ,<br>(see Figure 5) | 7.6  | 18  | 23          | 23  | 23          | ns  |      |
| $t_{PHZ}$ ,<br>$t_{PLZ}$ | Disable<br>delay time     | INH            | COM or<br>Yn       | $C_L = 15 \text{ pF}$ ,<br>(see Figure 5) | 7.7  | 18  | 23          | 23  | 23          | ns  |      |
| $t_{PLH}$ ,<br>$t_{PHL}$ | Propagation<br>delay time | COM or<br>Yn   | Yn or<br>COM       | $C_L = 50 \text{ pF}$ ,<br>(see Figure 4) | 4.4  | 12  | 18          | 18  | 18          | ns  |      |
| $t_{PZH}$ ,<br>$t_{PZL}$ | Enable<br>delay time      | INH            | COM or<br>Yn       | $C_L = 50 \text{ pF}$ ,<br>(see Figure 5) | 8.8  | 28  | 35          | 35  | 35          | ns  |      |
| $t_{PHZ}$ ,<br>$t_{PLZ}$ | Disable<br>delay time     | INH            | COM or<br>Yn       | $C_L = 50 \text{ pF}$ ,<br>(see Figure 5) | 11.7 | 28  | 35          | 35  | 35          | ns  |      |

**switching characteristics over recommended operating free-air temperature range,  
 $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  (unless otherwise noted)**

| PARAMETER                | FROM<br>(INPUT)           | TO<br>(OUTPUT) | TEST<br>CONDITIONS | $T_A = 25^\circ\text{C}$                  |     |     | SN54LV4053A |     | SN74LV4053A |     | UNIT |
|--------------------------|---------------------------|----------------|--------------------|-------------------------------------------|-----|-----|-------------|-----|-------------|-----|------|
|                          |                           |                |                    | MIN                                       | TYP | MAX | MIN         | MAX | MIN         | MAX |      |
| $t_{PLH}$ ,<br>$t_{PHL}$ | Propagation<br>delay time | COM or<br>Yn   | Yn or<br>COM       | $C_L = 15 \text{ pF}$ ,<br>(see Figure 4) | 1.6 | 6   | 10          | 10  | 10          | ns  |      |
| $t_{PZH}$ ,<br>$t_{PZL}$ | Enable<br>delay time      | INH            | COM or<br>Yn       | $C_L = 15 \text{ pF}$ ,<br>(see Figure 5) | 5.3 | 12  | 15          | 15  | 15          | ns  |      |
| $t_{PHZ}$ ,<br>$t_{PLZ}$ | Disable<br>delay time     | INH            | COM or<br>Yn       | $C_L = 15 \text{ pF}$ ,<br>(see Figure 5) | 6.1 | 12  | 15          | 15  | 15          | ns  |      |
| $t_{PLH}$ ,<br>$t_{PHL}$ | Propagation<br>delay time | COM or<br>Yn   | Yn or<br>COM       | $C_L = 50 \text{ pF}$ ,<br>(see Figure 4) | 2.9 | 9   | 12          | 12  | 12          | ns  |      |
| $t_{PZH}$ ,<br>$t_{PZL}$ | Enable<br>delay time      | INH            | COM or<br>Yn       | $C_L = 50 \text{ pF}$ ,<br>(see Figure 5) | 6.1 | 20  | 25          | 25  | 25          | ns  |      |
| $t_{PHZ}$ ,<br>$t_{PLZ}$ | Disable<br>delay time     | INH            | COM or<br>Yn       | $C_L = 50 \text{ pF}$ ,<br>(see Figure 5) | 8.9 | 20  | 25          | 25  | 25          | ns  |      |

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

# SN54LV4053A, SN74LV4053A TRIPLE 2-CHANNEL ANALOG MULTIPLEXERS/DEMULTIPLEXERS

SCLS430 – MAY 1999

**switching characteristics over recommended operating free-air temperature range,  
 $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$  (unless otherwise noted)**

| PARAMETER                                          | FROM<br>(INPUT)           | TO<br>(OUTPUT) | TEST<br>CONDITIONS | $T_A = 25^\circ\text{C}$                  |     |     | SN54LV4053A |     | SN74LV4053A |     | UNIT |
|----------------------------------------------------|---------------------------|----------------|--------------------|-------------------------------------------|-----|-----|-------------|-----|-------------|-----|------|
|                                                    |                           |                |                    | MIN                                       | TYP | MAX | MIN         | MAX | MIN         | MAX |      |
| $t_{PLH}$ ,<br>$t_{PHL}$<br>Propagation delay time | Propagation<br>delay time | COM or<br>Yn   | $Y_n$ or<br>COM    | $C_L = 15 \text{ pF}$ ,<br>(see Figure 4) | 0.9 | 4   | 7           | 7   | 7           | ns  |      |
| $t_{PZH}$ ,<br>$t_{PZL}$<br>Enable delay time      | Enable delay<br>time      | INH            | COM or<br>Yn       | $C_L = 15 \text{ pF}$ ,<br>(see Figure 5) | 3.8 | 8   | 10          | 10  | 10          | ns  |      |
| $t_{PHZ}$ ,<br>$t_{PLZ}$<br>Disable delay time     | Disable<br>delay time     | INH            | COM or<br>Yn       | $C_L = 15 \text{ pF}$ ,<br>(see Figure 5) | 4.6 | 8   | 10          | 10  | 10          | ns  |      |
| $t_{PLH}$ ,<br>$t_{PHL}$<br>Propagation delay time | Propagation<br>delay time | COM or<br>Yn   | $Y_n$ or<br>COM    | $C_L = 50 \text{ pF}$ ,<br>(see Figure 4) | 1.8 | 6   | 8           | 8   | 8           | ns  |      |
| $t_{PZH}$ ,<br>$t_{PZL}$<br>Enable delay time      | Enable delay<br>time      | INH            | COM or<br>Yn       | $C_L = 50 \text{ pF}$ ,<br>(see Figure 5) | 4.3 | 14  | 18          | 18  | 18          | ns  |      |
| $t_{PHZ}$ ,<br>$t_{PLZ}$<br>Disable delay time     | Disable<br>delay time     | INH            | COM or<br>Yn       | $C_L = 50 \text{ pF}$ ,<br>(see Figure 5) | 6.3 | 14  | 18          | 18  | 18          | ns  |      |

## analog switch characteristics

| PARAMETER                                     | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                                                                                                       | $V_{CC}$                           | $T_A = 25^\circ\text{C}$ |     |     | UNIT |
|-----------------------------------------------|-----------------|----------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------|-----|-----|------|
|                                               |                 |                |                                                                                                                       |                                    | MIN                      | TYP | MAX |      |
| Frequency response<br>(switch on)             | COM or $Y_n$    | $Y_n$ or COM   | $C_L = 50 \text{ pF}$ ,<br>$R_L = 600 \Omega$ ,<br>$f_{in} = 1 \text{ MHz}$ (sine wave)<br>(see Note 5 and Figure 6)  | 2.3 V                              | 30                       |     |     | MHz  |
|                                               |                 |                |                                                                                                                       | 3 V                                | 35                       |     |     |      |
|                                               |                 |                |                                                                                                                       | 4.5 V                              | 50                       |     |     |      |
| Crosstalk<br>(between any switches)           | COM or $Y_n$    | $Y_n$ or COM   | $C_L = 50 \text{ pF}$ ,<br>$R_L = 600 \Omega$ ,<br>$f_{in} = 1 \text{ MHz}$ (sine wave)<br>(see Note 6 and Figure 7)  | 2.3 V                              | −45                      |     |     | dB   |
|                                               |                 |                |                                                                                                                       | 3 V                                | −45                      |     |     |      |
|                                               |                 |                |                                                                                                                       | 4.5 V                              | −45                      |     |     |      |
| Crosstalk<br>(control input to signal output) | INH             | COM or $Y_n$   | $C_L = 50 \text{ pF}$ ,<br>$R_L = 600 \Omega$ ,<br>$f_{in} = 1 \text{ MHz}$ (square wave)<br>(see Figure 8)           | 2.3 V                              | 20                       |     |     | mV   |
|                                               |                 |                |                                                                                                                       | 3 V                                | 35                       |     |     |      |
|                                               |                 |                |                                                                                                                       | 4.5 V                              | 65                       |     |     |      |
| Feedthrough attenuation<br>(switch off)       | COM or $Y_n$    | $Y_n$ or COM   | $C_L = 50 \text{ pF}$ ,<br>$R_L = 600 \Omega$ ,<br>$f_{in} = 1 \text{ MHz}$<br>(see Note 6 and Figure 9)              | 2.3 V                              | −45                      |     |     | dB   |
|                                               |                 |                |                                                                                                                       | 3 V                                | −45                      |     |     |      |
|                                               |                 |                |                                                                                                                       | 4.5 V                              | −45                      |     |     |      |
| Sine-wave distortion                          | COM or $Y_n$    | $Y_n$ or COM   | $C_L = 50 \text{ pF}$ ,<br>$R_L = 10 \text{ k}\Omega$ ,<br>$f_{in} = 1 \text{ kHz}$<br>(sine wave)<br>(see Figure 10) | $V_I = 2 \text{ V}_{\text{p-p}}$   | 2.3 V                    | 0.1 |     |      |
|                                               |                 |                |                                                                                                                       | $V_I = 2.5 \text{ V}_{\text{p-p}}$ | 3 V                      | 0.1 |     |      |
|                                               |                 |                |                                                                                                                       | $V_I = 4 \text{ V}_{\text{p-p}}$   | 4.5 V                    | 0.1 |     |      |

NOTES: 5. Adjust  $f_{in}$  voltage to obtain 0-dBm output. Increase  $f_{in}$  frequency until dB meter reads −3 dB.  
6. Adjust  $f_{in}$  voltage to obtain 0-dBm input.

## operating characteristics, $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^\circ\text{C}$

| PARAMETER                                 | TEST CONDITIONS      | TYP | UNIT |
|-------------------------------------------|----------------------|-----|------|
| $C_{pd}$<br>Power dissipation capacitance | $f = 10 \text{ MHz}$ | 5.3 | pF   |

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.

 **TEXAS  
INSTRUMENTS**

POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

PARAMETER MEASUREMENT INFORMATION



Figure 1. On-State Resistance Test Circuit



Figure 2. Off-State Switch Leakage-Current Test Circuit



Figure 3. On-State Switch Leakage-Current Test Circuit

# SN54LV4053A, SN74LV4053A TRIPLE 2-CHANNEL ANALOG MULTIPLEXERS/DEMULITPLEXERS

SCLS430 – MAY 1999

## PARAMETER MEASUREMENT INFORMATION



Figure 4. Propagation Delay Time, Signal Input to Signal Output



TEST CIRCUIT



VOLTAGE WAVEFORMS

Figure 5. Switching Time (t<sub>PLZ</sub>, t<sub>PZL</sub>, t<sub>PZH</sub>, t<sub>PHZ</sub>), Control to Signal Output

PARAMETER MEASUREMENT INFORMATION



NOTE A:  $f_{in}$  is a sine wave.

Figure 6. Frequency Response (Switch On)



Figure 7. Crosstalk Between Any Two Switches



Figure 8. Crosstalk Between Control Input and Switch Output

# SN54LV4053A, SN74LV4053A TRIPLE 2-CHANNEL ANALOG MULTIPLEXERS/DEMULTIPLEXERS

SCLS430 – MAY 1999

## PARAMETER MEASUREMENT INFORMATION



Figure 9. Feed-Through Attenuation (Switch Off)



Figure 10. Sine-Wave Distortion

### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated