

# SPC574S60E3, SPC574S64E3

# 32-bit Power Architecture microcontroller for automotive ASILD applications

Datasheet - production data



eTQFP100 (14 x 14 x 1.0 mm)

#### **Features**



- AEC-Q100 qualified
- High performance e200z4d dual core
  - 32-bit Power Architecture technology CPU
  - Core frequency as high as 140 MHz
  - Dual issue 5-stage pipeline in-order execution core
  - Variable Length Encoding (VLE)
  - Core MPU
  - Floating Point, End-to-End Error Correction
  - 8 KB instruction cache with error detection code
  - 32 KB local data RAM and 4 KB data cache along with 8 KB instruction cache
- 1600 KB (1.5 MB code + 64 KB data) on-chip flash memory: supports read during program and erase operations, and multiple blocks allowing EEPROM emulation
- 128 KB on-chip RAM (96 KB on chip RAM + 32 KB local data RAM)
- Multi-channel direct memory access controller (eDMA) with 32 channels
- Comprehensive new generation ASILD safety concept
  - ASILD SEooC approach (Safety Element out of Context)
  - FCCU for collection and reaction to failure notifications
  - Memory Error Management Unit (MEMU) for collection and reporting of error events in memories
  - End-to-end Error Correction Code (e2eECC) logic

- Cyclic redundancy check (CRC) unit
- 8 enhanced 12-bit SAR analog converters
  - 2 sets of: 3 ADCs and one supervisor ADC
  - 1.5 us conversion time at 12 MHz
  - Up to 32 physical channels
  - Dual Programmable CTU
- 4 general purpose eTimer units (6 channels each)
- 4 FlexPWM units
  - 2 (4 channels each) used for motor control with hardware synchronization between the control systems
  - 2 (2 channels each) used for SWG emulation
- Communication interfaces
  - 4 LINFlexD modules
  - 4 deserial serial peripheral interface (DSPI) modules
  - 2 MCAN interfaces with advanced shared memory scheme (808 x 32-bit words for MCAN0 and 520 x 32-bit words for MCAN1) and CAN-FD support
  - 1 FlexRay module with 2 channels, 128 message buffers
  - 2 SENT interfaces (3 channels each)
- Dual phase-locked loops with stable clock domain for peripherals and FM modulation domain for computational shell
- Nexus Class 3 debug and trace interface
- On-chip CAN/UART Bootstrap loader with BAF. Physical Interface (PHY) can be UART
- · Advanced and flexible supply scheme
  - On-chip voltage regulator for 1.2 V core logic supply. Bypass mode supported for external 1.2 V core logic supply
  - 3.3 V or 5 V IO and ADC supply (2 independent power domains available)
- Junction temperature range -40 °C to 150 °C

Contents SPC574Sx

# **Contents**

| 1 | Intro | duction                             |                                              | . 4  |
|---|-------|-------------------------------------|----------------------------------------------|------|
|   | 1.1   | Docume                              | ent overview                                 | . 4  |
|   | 1.2   | Descrip                             | tion                                         | . 4  |
|   | 1.3   | Feature                             | overview                                     | . 7  |
|   | 1.4   | Block d                             | iagram                                       | . 9  |
| 2 | Pack  | age pind                            | outs and signal descriptions                 | 13   |
|   | 2.1   | Packag                              | e pinouts                                    | 13   |
|   | 2.2   | Pin des                             | criptions                                    | 14   |
|   | 2.3   | Packag                              | e pads/pins                                  | 14   |
| 3 | Elect | trical cha                          | aracteristics                                | 20   |
|   | 3.1   | Introduc                            | ction                                        | 20   |
|   | 3.2   | Parame                              | eter classification                          | 20   |
|   | 3.3   | Absolut                             | e maximum ratings                            | 21   |
|   | 3.4   | Electromagnetic compatibility (EMC) |                                              |      |
|   | 3.5   | Electros                            | static discharge (ESD)                       | 22   |
|   | 3.6   | Operating conditions                |                                              |      |
|   | 3.7   | Thermal characteristics             |                                              |      |
|   |       | 3.7.1                               | Package thermal characteristics              | . 25 |
|   |       | 3.7.2                               | Power considerations                         | . 26 |
|   | 3.8   | Current                             | consumption                                  | 28   |
|   | 3.9   | I/O pad electrical characteristics  |                                              |      |
|   |       | 3.9.1                               | I/O pad types                                | . 29 |
|   |       | 3.9.2                               | I/O input DC characteristics                 | . 29 |
|   |       | 3.9.3                               | I/O output DC characteristics                | . 32 |
|   | 3.10  | RESET                               | electrical characteristics                   | 35   |
|   | 3.11  | Power r                             | management                                   | 38   |
|   |       | 3.11.1                              | Overview                                     | . 38 |
|   |       | 3.11.2                              | Voltage regulator electrical characteristics | . 39 |
|   |       | 3.11.3                              | Power Schemes                                |      |
|   |       | 3.11.4                              | Decoupling capacitors                        | . 44 |



| 6 | Revis        | sion his  | tory                                              | 79   |
|---|--------------|-----------|---------------------------------------------------|------|
| 5 | Orde         | ring info | ormation                                          | 78   |
|   | 4.2          | eTQFP     | 144 package information                           | 76   |
|   | 4.1          | eTQFP     | 100 package information                           | 72   |
| 4 |              |           | ormation                                          |      |
|   |              |           |                                                   |      |
|   |              | 3.22.2    | Modified timing                                   |      |
|   | V            | 3.22.1    | Classic timing                                    |      |
|   | 3.22         |           | MOS master mode timing                            |      |
|   | 3.21         |           | nterface timing                                   |      |
|   | 3.20         | -         | nterface timings                                  |      |
|   | 3.19         |           | rature sensor                                     |      |
|   |              | 3.18.2    | ADC electrical characteristics                    |      |
|   | 3.18         | 3.18.1    | ectrical characteristics                          |      |
|   |              |           | RC oscillator (16 MHz) electrical characteristics |      |
|   | 3.16<br>3.17 |           | al oscillator (XOSC) electrical characteristics   |      |
|   | 3.15         |           | LL1 electrical characteristics                    |      |
|   | 3.14         |           | nemory electrical characteristics                 |      |
|   | 3.13         |           | n Flash controller configuration                  |      |
|   | 0.40         | 3.12.2    | Power up/down sequencing                          |      |
|   |              | 3.12.1    | Nomenclature                                      |      |
|   | 3.12         | PMU m     | onitor specifications                             |      |
|   |              | 3.11.5    | Power management electrical characteristics       | . 47 |
|   |              |           |                                                   |      |

Introduction SPC574Sx

## 1 Introduction

#### 1.1 Document overview

This document describes the features of the family and options available within the family members, and highlights important electrical and physical characteristics of the device. To ensure a complete understanding of the device functionality, refer also to the device reference manual and errata sheet.

## 1.2 Description

The SPC574Sx is a family of next generation microcontrollers built on the Power Architecture embedded category.

The SPC574Sx family of 32-bit microcontrollers is the latest achievement in integrated automotive application controllers. It belongs to an expanding family of automotive-focused products designed to address the next wave of Chassis and Safety electronics applications within the vehicle. The advanced and cost-efficient host processor core of this automotive controller family complies with the Power Architecture embedded category and only implements the VLE (variable-length encoding) APU, providing improved code density. It operates at speeds of up to 140 MHz and offers high performance processing optimized for low power consumption. It capitalizes on the available development infrastructure of current Power Architecture devices and is supported with software drivers, operating systems and configuration code to assist with users implementations.

Table 1. SPC574Sx device feature summary (superset configuration)

|                                                               | Feature                  | Description                                                    |  |
|---------------------------------------------------------------|--------------------------|----------------------------------------------------------------|--|
|                                                               | Main Core                | e200z420n3                                                     |  |
|                                                               | Checker core             | e200z419                                                       |  |
|                                                               | Local data RAM           | 32 KB Data                                                     |  |
| Processor                                                     | VLE                      | Yes                                                            |  |
|                                                               | Main processor frequency | 140 MHz                                                        |  |
|                                                               | Instruction cache        | 8 KB                                                           |  |
|                                                               | Data cache               | 4 KB                                                           |  |
| Interrupt controller (including interrupt controller checker) |                          | 1                                                              |  |
| Software watchdog timer                                       |                          | 1                                                              |  |
| System timers                                                 |                          | 1 AUTOSAR <sup>®</sup> STM<br>1 PIT with eight 16-bit channels |  |
| DMA (including DMA checker)                                   |                          | 1                                                              |  |
| DMA channels                                                  |                          | 32                                                             |  |
| SMPU                                                          |                          | Yes (8 regions)                                                |  |
| System SRAM (in addition to core local data RAM)              |                          | 96 KB                                                          |  |
| Code Flash memory                                             |                          | 1.5 MB                                                         |  |

SPC574Sx Introduction

Table 1. SPC574Sx device feature summary (superset configuration) (continued)

| Feature                                        | Description                                                                     |  |
|------------------------------------------------|---------------------------------------------------------------------------------|--|
| Data Flash memory (EEPROM)                     | 64 KB                                                                           |  |
| UTEST Flash memory                             | 16 KB                                                                           |  |
| Boot assist Flash (BAF)                        | 16 KB                                                                           |  |
| CRC                                            | 1                                                                               |  |
| LINFlexD                                       | 4                                                                               |  |
| DSPI                                           | 4                                                                               |  |
| MCAN                                           | 2                                                                               |  |
| FlexRay                                        | 1 (128 MB)                                                                      |  |
| SENT                                           | 2 x 3 channels                                                                  |  |
| FlexPWM                                        | 2 x 4 channels (for motor control) + 2 x 2 channels (for SWG emulation via PWM) |  |
| eTimer                                         | 4 x 6 channels                                                                  |  |
| ADC (SAR)                                      | 8                                                                               |  |
| CTU (Cross Triggering Unit)                    | 2                                                                               |  |
| Temperature sensor                             | 2                                                                               |  |
| Self-test control unit (memory and logic BIST) | 1                                                                               |  |
| FCCU                                           | 1                                                                               |  |
| MEMU                                           | 1                                                                               |  |
| RCOSC                                          | 1                                                                               |  |
| XOSC                                           | 1                                                                               |  |
| PIT                                            | 1 x 8 channels                                                                  |  |
| STM                                            | 1                                                                               |  |
| PLL                                            | Dual PLL with FM                                                                |  |
| Nexus                                          | 3 <sup>(1)</sup>                                                                |  |
| Sequence processing unit (SPU)                 | 1                                                                               |  |
| External power supplies                        | Single supply mode: 3.3 V or 5 V                                                |  |
| Junction temperature                           | -40 °C to 150 °C                                                                |  |
| Package                                        | eTQFP100                                                                        |  |

Including trace for the crossbar masters (data & instruction trace on core and data trace on eDMA). 4 MDO pins Nexus trace port.

Table 2. SPC574S60Ex, SPC574S64Ex device configuration differences

|       | SPC574S60<br>(full option configuration) | SPC574S64<br>(full option configuration) |
|-------|------------------------------------------|------------------------------------------|
| Flash | 1 MB <sup>(1)</sup>                      | 1.5 MB                                   |
| RAM   | 96 KB <sup>(2)</sup>                     | 128 KB                                   |

Introduction SPC574Sx

Table 2. SPC574S60Ex, SPC574S64Ex device configuration differences (continued)

|         | SPC574S60<br>(full option configuration)                                      | SPC574S64<br>(full option configuration) |  |
|---------|-------------------------------------------------------------------------------|------------------------------------------|--|
| FlexRay | _ 1                                                                           |                                          |  |
| Others  | Aligned to Table 1: SPC574Sx device feature summary (superset configuration). |                                          |  |

<sup>1.</sup> Flash blocks excluded on SPC574S60: 256K Block B0F12 [0x010C\_0000 ... 0x010F\_FFFF] 256K Block B0F13 [0x0110\_0000 ... 0x0113\_FFFF]

<sup>2.</sup> SRAM area excluded on SPC574S60 [0x4001\_0000...0x4001\_7FFF]

SPC574Sx Introduction

#### 1.3 Feature overview

On-chip modules within the SPC574Sx include the following features:

- Operating parameters
  - Fully static operation, up to 140 MHz
  - Up to -40 °C to 150 °C junction temperature operating range
- Power management features
  - HALT mode core clocks are stopped but the PLL is configurable
  - STOP mode all clocks are stopped including the PLLs
  - Software-controlled clock gating of peripherals
- High performance, low cost e200z420 core processor
  - 32-bit CPU core complex (e200z420n3)
  - Compliant with the Power Architecture<sup>®</sup> embedded category
  - Includes an instruction set enhancement allowing variable length encoding (VLE) for code size footprint reduction. Optional encoding of mixed 16-bit and 32-bit instructions makes it possible to achieve significant code size footprint reduction.
- Advanced and flexible supply scheme
  - Internal or External regulator mode for 1.2 V supply
  - 3.3 V +/- 5% or 5 V +/- 5%
  - Up to 2 power rails for GPIOs and 2 power rails for analog/input pins enabling supply redundancy concept.
  - The 4 power rails can be supplied in independent way (depending on selected package and device configuration)
- Designed with EMI reduction techniques
  - Internal phase-locked loop
  - Frequency modulation of system clock frequency
  - On-chip regulator
  - Controlled I/O slew rate
- Advanced microcontroller bus architecture (AMBA) crossbar switch (XBAR) providing concurrent access to peripherals, Flash memory and SRAM
  - 4 master ports: FlexRay, DMA, CPU instruction bus and CPU data bus
  - 5 slave ports: Flash Controller, TCM Back-door (Port to local Data RAM), RAM controller, PBRIDGE0 and PBRIDGE1
- 32-bit internal address bus, 32-bit internal data bus
- ECC (Error Correction Code) Flash memory with Flash controller
  - Up to 1.5 MB Code Flash—single module with prefetch buffer and 256-bit data access port
  - 64 KB Data Flash—single module with prefetch buffer and 256-bit data access port
- Up to 96 KB ECC SRAM with RAM controller (in addition to 32 KB core local data RAM)
- 16 KB dedicated OTP Flash for embedded boot code
  - Boot Assisted Flash (BAF)
  - Supports internal Flash programming via a serial link (UART and MCAN)



DS10601 Rev 6 7/77

Introduction SPC574Sx

- System timers:
  - 1 x STM (AUTOSAR<sup>®</sup>) (4 compare channels)
    - 1 x PIT (8 channels)
    - 4 x eTimers (6 channels each)
  - System watchdog timer (SWT)
    - 32-bit timer
    - Oscillator clock for timer operation
    - Programmable selection of reset or interrupt on an initial time-out
    - Enabled out of reset
- Safety and integrity features:
  - Clock Monitor Unit (CMU) for safe oscillator/PLL control using internal RC oscillator reference
  - Watchdog with time window for reload
  - Memory Protection Unit (MPU): 8 regions with 32-bit granularity
  - Register protected accesses to critical peripherals
- Interrupt controller (INTC) with dedicated interrupt source channels, including software interrupts and 32 priority levels
- 12-bit analog-to-digital converter (ADC) with a conversion time of 1.5 μs at maximum operating frequency
  - 16 high-precision channels for each group of 4 ADCs
- 4 general purpose eTimer units, with 6 channels each
- 4 FlexPWM units (2 units with 4 channels each and 2 units with 2 channels each)
- Up to 4 Local Interconnect Network (LIN) controller modules capable of autonomous message handling (master), autonomous header handling (slave mode), and UART support. Compliant with LIN protocol rev. 2.1
- 4 DSPI (Deserial Serial Peripheral Interface) modules for full-duplex, synchronous, communications with external devices
- 2 MCAN (with CAN-FD support)
- Frequency-modulated phase-locked loop (FMPLL)
- Configurable general purpose pins supporting input and output operations: 62 GPIO + 17 GPI/ADC input only (eTQFP100 - default bonding option) and 64 GPIO + 15 GPI/ADC input only (eTQFP100 - bonding option upon demand)
- Nexus development interface (NDI) per IEEE-ISTO 5001-2003 Class 3
- Device/board boundary scan testing supported with per Joint Test Action Group (JTAG) of IEEE (IEEE 1149.1)
- SPC574Sx family members are offered in the 100-pin eTQFP, 0.5 mm pitch, 14 mm × 14 mm outline package type.

Note: One of four sources can be used as the system clock for this device:

- External crystal oscillator 4–40 MHz (XOSC)
- Internal RC oscillator 16 MHz (IRCOSC)
- Primary PLL
- Secondary PLL

SPC574Sx Introduction

# 1.4 Block diagram

Figure 1 shows the top-level block diagram.

JTAGM JTAGC SPU NPC Nexus 3 Nexus 3 PowerPC e200z419 (lockstep) RCCU ICache DMEM CMPU CMPU e2eECC e2eECC XBAR PBRIDGE\_0 PBRIDGE\_1 Flash FlexPWM 1 FlexPWM 0 FlexPWM 2 PRAMO eTimer 0 DSPI 0 DMA regs FlexPWM 3 DSPI 2 PFLASHC eTimer 1 DSPI 1 eTimer 2 CCCU\_0 LinFlexD\_3 CMU 1 STCU2 CTU 0 CRC STM ADC 5 CMU 2 WKPU LinFlexD\_0 LinFlexD\_2 ADC spv 1 CMU 3 FlexRay regs JTAGM JDC MC\_PCU PWM Sync

Figure 1. Block diagram

*Table 3* summarizes the functions of all blocks present in the SPC574Sx series of microcontrollers. Please note that the presence and number of blocks vary by device and package.

Table 3. SPC574Sx series block summary

| Block                             | Function                                                                   |  |
|-----------------------------------|----------------------------------------------------------------------------|--|
| e200z4 CPU                        | Allows single clock instruction execution                                  |  |
| Analog-to-digital converter (ADC) | Multi-channel, 12-bit analog-to-digital converter                          |  |
| Cross triggering unit (CTU)       | Enables synchronization of ADC conversions with a timer event from the PIT |  |



Introduction SPC574Sx

Table 3. SPC574Sx series block summary (continued)

| Block                                            | Function                                                                                                                                                                                                                                                                                                 |  |  |
|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Deserial serial peripheral interface (DSPI)      | Provides a synchronous serial interface for communication with external devices                                                                                                                                                                                                                          |  |  |
| Direct Memory Access (DMA)                       | Performs complex data transfers with minimal intervention from a host processor via 32 programmable channels.                                                                                                                                                                                            |  |  |
| DMACHMUX                                         | Allows to route a defined number of DMA peripheral sources to the DMA channels                                                                                                                                                                                                                           |  |  |
| Flash memory                                     | Provides non-volatile storage for program code, constants and variables                                                                                                                                                                                                                                  |  |  |
| Frequency-modulated phase locked loop (PLL0)     | Output independent of core clock frequency                                                                                                                                                                                                                                                               |  |  |
| Frequency-modulated phase-<br>locked loop (PLL1) | Generates high-speed system clocks and supports programmable frequency modulation                                                                                                                                                                                                                        |  |  |
| Interrupt controller (INTC)                      | Provides priority-based preemptive scheduling of interrupt requests                                                                                                                                                                                                                                      |  |  |
| PBRIDGE                                          | System bus to peripheral bus interface                                                                                                                                                                                                                                                                   |  |  |
| RAM controller                                   | Acts as an interface between the system bus and the integrated system RAM                                                                                                                                                                                                                                |  |  |
| System RAM                                       | Supports read/write accesses mapped to the SRAM memory from any master                                                                                                                                                                                                                                   |  |  |
| Flash memory controller                          | Acts as an interface between the system bus and the Flash memory module                                                                                                                                                                                                                                  |  |  |
| Flash memory                                     | Up to 1.5 M of programmable, non-volatile Flash memory for code and 32 KB for data                                                                                                                                                                                                                       |  |  |
| IRCOSC                                           | Controls the internal 16 MHz RC oscillator system                                                                                                                                                                                                                                                        |  |  |
| xosc                                             | Controls the on-chip oscillator (XOSC) and provides the register interface for the programmable features                                                                                                                                                                                                 |  |  |
| JTAG Master                                      | Provides software the option to write data for driving JTAG                                                                                                                                                                                                                                              |  |  |
| JTAG Data Communication<br>Module (JDC)          | Provides the capability to move register data between the IPS and JTAG domains                                                                                                                                                                                                                           |  |  |
| PASS                                             | Programs a set of Flash memory access protections, based on user programmable passwords                                                                                                                                                                                                                  |  |  |
| Sequence Processing Unit (SPU)                   | Provides on-device trigger functions similar to those found on a logic analyzer                                                                                                                                                                                                                          |  |  |
| LINFlex controller                               | Manages a high number of LIN (Local Interconnect Network protocol) messages efficiently with a minimum of CPU load                                                                                                                                                                                       |  |  |
| Clock generation module (MC_CGM)                 | Provides logic and control required for the generation of system and peripheral clocks                                                                                                                                                                                                                   |  |  |
| Mode entry module (MC_ME)                        | Provides a mechanism for controlling the device operational mode and mode transition sequences in all functional states; also manages the power control unit, reset generation module and clock generation module, and holds the configuration, control and status registers accessible for applications |  |  |
| MC_PMC                                           | Contains registers that enable/disable the various voltage monitors                                                                                                                                                                                                                                      |  |  |
| Reset generation module (MC_RGM)                 | Centralizes reset sources and manages the device reset sequence of the device                                                                                                                                                                                                                            |  |  |
| Memory protection unit (MPU)                     | Provides hardware access control for all memory references generated in a device                                                                                                                                                                                                                         |  |  |



SPC574Sx Introduction

Table 3. SPC574Sx series block summary (continued)

| Block                                         | Function                                                                                                                                                                                                                         |  |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| eTimer                                        | Has six 16-bit general purpose counters, where each counter can be used as an input capture or output compare function                                                                                                           |  |
| FCCU                                          | Collects fault event notifications from the rest of the system and translates them into internal and/or external system reactions                                                                                                |  |
| RCCU                                          | Compares input signals and issues an alarm in the case of a mismatch                                                                                                                                                             |  |
| MEMU                                          | Collects and reports error events associated with ECC (Error Correction Code) logic used on SRAM, DMA RAM and Flash memory                                                                                                       |  |
| XBIC                                          | Verifies the integrity of the attribute information for crossbar transfers and signals the Fault Collection and Control Unit (FCCU) when an error is detected                                                                    |  |
| STCU2                                         | Handles the BIST procedure                                                                                                                                                                                                       |  |
| CRC                                           | Controls the computation of CRC, off-loading this work from the CPU                                                                                                                                                              |  |
| RegProt                                       | Protects several registers against accidental writing, locking their value till the next reset phase                                                                                                                             |  |
| Temperature sensor                            | Monitors the device temperature                                                                                                                                                                                                  |  |
| Debug Control Interface                       | Provides debug features for the MCU                                                                                                                                                                                              |  |
| Nexus Port Controller                         | Monitors a variety of signals including addresses, data, control signals, status signals, etc.                                                                                                                                   |  |
| Nexus Multimaster Trace Client                | Monitors the system bus and provides real-time trace information to debug or development tools                                                                                                                                   |  |
| Periodic interrupt timer (PIT)                | Produces periodic interrupts and triggers                                                                                                                                                                                        |  |
| System integration unit (SIUL)                | Provides control over all the electrical pad controls and up to 32 ports with 16 bits of bidirectional, general-purpose input and output signals and supports up to 32 external interrupts with trigger event configuration      |  |
| System status configuration module (SSCM)     | Provides system configuration and status data (such as memory size and status, device mode and security status), device identification data, debug status port enable and selection, and bus and peripheral abort enable/disable |  |
| System timer module (STM)                     | Provides a set of output compare events to support AUTOSAR and operating system tasks                                                                                                                                            |  |
| System watchdog timer (SWT)                   | Provides protection from runaway code                                                                                                                                                                                            |  |
| Wakeup unit (WKPU)                            | The wakeup unit supports up to 18 external sources that can generate interrupts or wakeup events, of which one can cause non-maskable interrupt requests or wakeup events.                                                       |  |
| Crossbar (XBAR) switch                        | Supports simultaneous connections between two master ports and three slave ports. The crossbar supports a 32-bit address bus width and a 64-bit data bus width.                                                                  |  |
| Decorated Storage Memory<br>Controller (DSMC) | Decorated Storage Memory Controller                                                                                                                                                                                              |  |
| СМИ                                           | Used to validate the target clock within a specific frequency range and to measure the clock frequency.                                                                                                                          |  |
| Power Management Controller (MC_PMC)          | Contains registers that enable/disable the various voltage monitors                                                                                                                                                              |  |

Introduction SPC574Sx

Table 3. SPC574Sx series block summary (continued)

| Block   | Function                                                                                               |  |
|---------|--------------------------------------------------------------------------------------------------------|--|
| FlexPWM | Comprises a set of PWM sub-modules where each sub-module drives three PWM output signals.              |  |
| PWMSync | Synchronizes the FlexPWM IPs during the motor control operation.                                       |  |
| MCAN    | Filters the incoming messages, using dedicated filter structures organized in an external Message RAM. |  |
| SENT    | Enable the SENT protocol transmission.                                                                 |  |

# 2 Package pinouts and signal descriptions

## 2.1 Package pinouts

The eTQFP100 pinout is provided in the following figure. For pin signal descriptions, please refer to the device reference manual.



Figure 2. eTQFP 100-pin configuration

# 2.2 Pin descriptions

The following sections provide signal descriptions and related information about the functionality and configuration of the SPC574Sx devices.

For information on the signal descriptions and related information about the functionality and configuration of the SPC574Sx devices, refer to the "Signal description" chapter in the devices' reference manual.

# 2.3 Package pads/pins

Table 4 shows the cross-mapping between pads and the eTQFP100 pinout.



DS10601 Rev 6 13/77

Table 4. Cross-mapping between pads and package pins

| PAD         | Port pin name | eTQFP 100 pin |
|-------------|---------------|---------------|
| PAD_FCCU_F0 | FCCU_F0       | 1             |
| PAD[0]      | PA[0]         | 2             |
| PAD[1]      | PA[1]         | 3             |
| PAD[2]      | PA[2]         | 4             |
| PAD[3]      | PA[3]         | 5             |
| PAD[4]      | PA[4]         | 6             |
| PAD[5]      | PA[5]         | 7             |
| PAD[6]      | PA[6]         | 8             |
| PAD[7]      | PA[7]         | 9             |
| PAD[8]      | PA[8]         | 10            |
| PAD[9]      | PA[9]         | 11            |
| PAD[10]     | PA[10]        | 12            |
| PAD[11]     | PA[11]        | 13            |
| PAD[12]     | PA[12]        | 14            |
| PAD[13]     | PA[13]        | 15            |
| PAD[14]     | PA[14]        | 16            |
| PAD[15]     | PA[15]        | 17            |
| PAD[16]     | PB[0]         | 18            |
| PAD[17]     | PB[1]         | 21            |
| PAD[18]     | PB[2]         | 22            |
| PAD[19]     | PB[3]         | 23            |
| PAD[20]     | PB[4]         | 24            |
| PAD[21]     | PB[5]         | 25            |
| PAD[22]     | PB[6]         | 26            |
| PAD[23]     | PB[7]         | 27            |
| PAD[24]     | PB[8]         | 28            |
| PAD[25]     | PB[9]         | _             |
| PAD[26]     | PB[10]        | 31            |
| PAD[27]     | PB[11]        | 32            |
| PAD[28]     | PB[12]        | 33            |
| PAD[29]     | PB[13]        | 34            |
| PAD[30]     | PB[14]        | 35            |
| PAD[31]     | PB[15]        | 36            |
| PAD[32]     | PC[0]         | 29            |
| PAD[33]     | PC[1]         | 30            |

Table 4. Cross-mapping between pads and package pins (continued)

| PAD          | Port pin name | eTQFP 100 pin |
|--------------|---------------|---------------|
| PAD[34]      | PC[2]         | _             |
| PAD[35]      | PC[3]         | _             |
| PAD[36]      | PC[4]         | 42            |
| PAD[37]      | PC[5]         | 43            |
| PAD[38]      | PC[6]         | 44            |
| PAD[39]      | PC[7]         | 45            |
| PAD[40]      | PC[8]         | 46            |
| PAD[41]      | PC[9]         | 47            |
| PAD[42]      | PC[10]        | 48            |
| PAD[43]      | PC[11]        | 49            |
| PAD_FCCU_F1S | FCCU_F1S      | 50            |
| PAD[44]      | PC[12]        | 56            |
| PAD_FCCU_F1E | FCCU_F1E      | _             |
| PAD[45]      | PC[13]        | 57            |
| PAD[46]      | PC[14]        | 58            |
| PAD_TDI      | TDI           | 59            |
| PAD_TMS      | TMS           | 60            |
| PAD_TDO      | TDO           | 61            |
| PAD[47]      | PC[15]        | 62            |
| PAD_TCK      | TCK           | 63            |
| PAD_JCOMP    | JCOMP         | _             |
| PAD[48]      | PD[0]         | 65            |
| PAD[49]      | PD[1]         | 67            |
| PAD[50]      | PD[2]         | 69            |
| PAD[51]      | PD[3]         | 70            |
| PAD[52]      | PD[4]         | 71            |
| PAD[53]      | PD[5]         | 72            |
| PAD[54]      | PD[6]         | 73            |
| PAD[55]      | PD[7]         | 74            |
| PAD[56]      | PD[8]         | 75            |
| PAD[57]      | PD[9]         | 76            |
| PAD[58]      | PD[10]        | 77            |
| PAD[59]      | PD[11]        | 78            |
| PAD[60]      | PD[12]        | 79            |
| PAD[61]      | PD[13]        | 80            |



Table 4. Cross-mapping between pads and package pins (continued)

| PAD     | Port pin name | eTQFP 100 pin |
|---------|---------------|---------------|
| PAD[62] | PD[14]        | 81            |
| PAD[63] | PD[15]        | 82            |
| PAD[64] | PE[0]         | 83            |
| PAD[65] | PE[1]         | 84            |
| PAD[66] | PE[2]         | 86            |
| PAD[67] | PE[3]         | 87            |
| PAD[68] | PE[4]         | 88            |
| PAD[69] | PE[5]         | 89            |
| PAD[70] | PE[6]         | 90            |
| PAD[71] | PE[7]         | 91            |
| PAD[72] | PE[8]         | 92            |
| PAD[73] | PE[9]         | 93            |
| PAD[74] | PE[10]        | 94            |
| PAD[75] | PE[11]        | 96            |
| PAD[76] | PE[12]        | 97            |
| PAD[77] | PE[13]        | 98            |
| PAD[78] | PE[14]        | 99            |
| PAD[79] | PE[15]        | 100           |
| PAD[80] | PF[0]         | _             |
| PAD[81] | PF[1]         | _             |
| PAD[82] | PF[2]         | _             |
| PAD[83] | PF[3]         | _             |
| PAD[84] | PF[4]         | _             |
| PAD[85] | PF[5]         | _             |
| PAD[86] | PF[6]         | _             |
| PAD[87] | PF[7]         | _             |
| PAD[88] | PF[8]         | _             |
| PAD[89] | PF[9]         | _             |
| PAD[90] | PF[10]        | _             |
| PAD[91] | PF[11]        | _             |
| PAD[92] | PF[12]        | _             |
| PAD[93] | PF[13]        | _             |
| PAD[94] | PF[14]        | _             |
| PAD[95] | PF[15]        | _             |
| PAD[96] | PG[0]         | _             |

Table 4. Cross-mapping between pads and package pins (continued)

| PAD      | Port pin name | eTQFP 100 pin |
|----------|---------------|---------------|
| PAD[97]  | PG[1]         | _             |
| PAD[98]  | PG[2]         | _             |
| PAD[99]  | PG[3]         | _             |
| PAD[100] | PG[4]         | _             |
| PAD[101] | PG[5]         | _             |
| PAD[102] | PG[6]         | _             |
| PAD[103] | PG[7]         | _             |
| PAD[104] | PG[8]         | _             |
| PAD[105] | PG[9]         | _             |
| PAD[106] | PG[10]        | _             |
| PAD[107] | PG[11]        | _             |
| PAD[108] | PG[12]        | _             |
| PAD[109] | PG[13]        | _             |
| PAD[110] | PG[14]        | _             |
| PAD[111] | PG[15]        | _             |
| PAD[112] | PH[0]         | _             |
| PAD[113] | PH[1]         | _             |
| PAD[114] | PH[2]         | _             |
| PAD[115] | PH[3]         | _             |
| PAD[116] | PH[4]         | _             |
| PAD[117] | PH[5]         | _             |
| PAD[118] | PH[6]         | _             |
| PAD[119] | PH[7]         | _             |
| PAD[120] | PH[8]         | _             |
| PAD[121] | PH[9]         | _             |
| PAD[122] | PH[10]        | _             |
| PAD[123] | PH[11]        | _             |
| PAD[124] | PH[12]        | _             |
| PAD[125] | PH[13]        | _             |
| PAD[126] | PH[14]        | _             |
| PAD[127] | PH[15]        | _             |
| PAD[128] | PI[0]         | _             |
| PAD[129] | PI[1]         | 40            |
| PAD[130] | PI[2]         | 41            |
| PAD[131] | PI[3]         | _             |



## 3 Electrical characteristics

#### 3.1 Introduction

This section contains electrical characteristics of the device as well as temperature and power considerations.

This product contains devices to protect the inputs against damage due to high static voltages. However, it is advisable to take precautions to avoid applying any voltage higher than the specified maximum rated voltages.

To enhance reliability, unused inputs can be driven to an appropriate logic voltage level ( $V_{DD}$  or  $V_{SS}$ ). This could be done by the internal pull-up and pull-down, which is provided by the product for most general purpose pins.

The parameters listed in the following tables represent the characteristics of the device and its demands on the system.

In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" for Controller Characteristics is included in the Symbol column.

In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" for System Requirement is included in the Symbol column.

#### 3.2 Parameter classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the classifications listed in *Table 5* are used and the parameters are tagged accordingly in the tables where appropriate.

 Classification tag
 Tag description

 P
 Those parameters are guaranteed during production testing on each individual device.

 C
 Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.

 T
 Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category.

 D
 Those parameters are derived mainly from simulations.

Table 5. Parameter classifications

Note: The classification is shown in the column labeled "C" in the parameter tables where appropriate.



# 3.3 Absolute maximum ratings

Table 6. Absolute maximum ratings<sup>(1)</sup>

| Chal                             |    | Downerston                                                             | Conditions                                                              |      | Value                        | llm!4 |  |
|----------------------------------|----|------------------------------------------------------------------------|-------------------------------------------------------------------------|------|------------------------------|-------|--|
| Symbol                           |    | Parameter                                                              | Conditions                                                              | Min  | Max                          | Unit  |  |
| Cycle                            | Т  | Lifetime power cycles                                                  | _                                                                       | —    | 1000k                        | _     |  |
| V <sub>SS</sub>                  | С  | Ground voltage                                                         | _                                                                       | _    | _                            | _     |  |
| V <sub>DD_LV</sub>               | С  | 1.2 V core supply voltage <sup>(2)</sup>                               | _                                                                       | -0.3 | 1.5                          | V     |  |
| V <sub>DD_HV_IO</sub>            | С  | I/O and power management unit supply voltage <sup>(3)</sup>            | _                                                                       | -0.3 | 6.0                          | ٧     |  |
| V <sub>DD_HV_OSC</sub>           | С  | OSC power supply                                                       | _                                                                       | -0.3 | 6.0                          | V     |  |
| V <sub>DD_HV_ADC_TSENS</sub>     | С  | ADC & TSENS power supply                                               | _                                                                       | -0.3 | 6.0                          | V     |  |
| V <sub>REFH_ADC</sub>            | С  | ADC reference supply                                                   | _                                                                       | 0    | V <sub>DD_HV_ADC_TSENS</sub> | V     |  |
|                                  |    |                                                                        | _                                                                       | -0.3 | 6.0                          |       |  |
| V <sub>IN</sub>                  | С  | I/O input voltage range <sup>(4)</sup>                                 | Relative to V <sub>SS</sub>                                             | -0.3 | _                            | V     |  |
|                                  |    |                                                                        | Relative to V <sub>DD_HV_IO</sub>                                       | _    | 0.3                          |       |  |
| I <sub>INJD</sub>                | Т  | Maximum DC injection current for digital pad during overload condition | Per pin, applies to all digital pins                                    | -3   | 3                            | mA    |  |
| I <sub>INJA</sub>                | Т  | Maximum DC injection current for analog pad during overload condition  | Per pin, applies to all analog pins                                     | -3   | 3                            | mA    |  |
|                                  |    |                                                                        | Medium                                                                  | -7   | 8                            |       |  |
| I <sub>MAXD</sub>                | SR | Maximum output DC current when driven                                  | Fast                                                                    | -10  | 10                           | mA    |  |
|                                  |    |                                                                        | Very fast                                                               | -11  | 11                           |       |  |
| I <sub>MAXSEG</sub> (IO rail #0) | SR | Maximum current per power segment <sup>(5)</sup>                       | _                                                                       | -90  | 90                           | mA    |  |
| I <sub>MAXSEG</sub> (IO rail #1) | SR | Maximum current per power segment <sup>(5)</sup>                       | _                                                                       | -90  | 90                           | mA    |  |
| T <sub>STG</sub>                 | SR | Storage temperature range and non-operating times                      | _                                                                       | -55  | 175                          | °C    |  |
| STORAGE                          | SR | Maximum storage time, assembled part programmed in ECU                 | No supply; storage<br>temperature in range<br>-40 °C to 85 °C           |      | 20                           | years |  |
| T <sub>SDR</sub> SR              |    | Maximum solder<br>temperature <sup>(6)</sup><br>Pb-free package        | _                                                                       | _    | 260                          | °C    |  |
| MSL                              | SR | Moisture sensitivity level <sup>(7)</sup>                              | _                                                                       | _    | 3                            | _     |  |
| X-rays dose                      | Т  | Maximum cumulated dose allowable                                       | Range for x-rays<br>source during<br>inspection:<br>80÷130 KV; 20÷50 µA | _    | 1                            | Grey  |  |

Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Exposure to absolute maximum rating conditions for extended periods may affect device reliability or cause permanent damage to the device. During overload conditions (V<sub>IN</sub> > V<sub>DD\_HV\_IO</sub> or V<sub>IN</sub> < V<sub>SS</sub>), the voltage on pins with respect to ground (V<sub>SS</sub>) must not exceed the recommended values.

- 2. External regulator mode.
- Allowed 5.5–6.0 V for 60 seconds cumulative time with no restrictions, for 10 hours cumulative time device in reset, T<sub>J</sub> = °C remaining time at or below 5.5 V.
- 4. The maximum input voltage on an I/O pin tracks with the associated I/O supply maximum. For the injection current condition on a pin, the voltage will be equal to the supply plus the voltage drop across the internal ESD diode from I/O pin to supply. The diode voltage varies greatly across process and temperature, but a value of 0.3V can be used for nominal calculations.
- Analog and digital controller pins must not exceed mA. A V<sub>DD\_HV\_IO</sub> power segment is defined as one or more GPIO pins located between two V<sub>DD\_HV\_IO</sub> supply pins.
- 6. Solder profile per IPC/JEDEC J-STD-020D
- 7. Moisture sensitivity per JEDEC test method A112.

## 3.4 Electromagnetic compatibility (EMC)

Information about EMC performance is available from STMicroelectronics on request.

## 3.5 Electrostatic discharge (ESD)

Table 7 describes the ESD ratings of the device.

Table 7. ESD ratings<sup>(1),(2)</sup>

| Parameter                                                       | С | Conditions | Value | Unit |
|-----------------------------------------------------------------|---|------------|-------|------|
| ESD for Human Body Model (HBM) <sup>(3)</sup>                   | T | All pins   | 2000  | V    |
| ESD for field induced Charged Device Model (CDM) <sup>(4)</sup> | Т | All pins   | 500   | V    |

- 1. All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.
- Device failure is defined as: "If after exposure to ESD pulses, the device does not meet the device specification requirements, which includes the complete DC parametric and functional testing at room temperature and hot temperature. Maximum DC parametrics variation within 10% of maximum specification".
- 3. This parameter tested in conformity with ANSI/ESD STM5.1-2007 Electrostatic Discharge Sensitivity Testing.
- 4. This parameter tested in conformity with ANSI/ESD STM5.3-1990 Charged Device Model Component Level.

# 3.6 Operating conditions

Table 8. Device operating conditions<sup>(1)</sup>

| Symbol           |                     | С | Parameter | er Conditions -                 |     | Unit |     |       |
|------------------|---------------------|---|-----------|---------------------------------|-----|------|-----|-------|
| Symbol           |                     | C | rarameter |                                 | Min | Тур  | Max | Ullit |
|                  | Frequency           |   |           |                                 |     |      |     |       |
| f <sub>SYS</sub> | f <sub>SYS</sub> SR |   |           | T <sub>J</sub> -40 °C to 150 °C | _   | _    | 140 | MHz   |
| Temperature      |                     |   |           |                                 |     |      |     |       |

Table 8. Device operating conditions<sup>(1)</sup> (continued)

| Cumbal                                             |    | С | Doromotor                                                                                         | Conditions                   |       | ,     | Value                | l lmi4 |
|----------------------------------------------------|----|---|---------------------------------------------------------------------------------------------------|------------------------------|-------|-------|----------------------|--------|
| Symbol                                             |    | C | Parameter                                                                                         | Conditions                   | Min   | Тур   | Max                  | Unit   |
| TJ                                                 | SR | Р | Operating<br>temperature<br>range -<br>junction                                                   | _                            | -40.0 | _     | 150.0                | °C     |
| T <sub>A</sub> (T <sub>L</sub> to T <sub>H</sub> ) | SR | Р | Ambient<br>operating<br>temperature<br>range <sup>(3)</sup>                                       | _                            | -40.0 |       | 125.0 <sup>(4)</sup> | °C     |
|                                                    |    |   |                                                                                                   | Voltage                      |       |       |                      |        |
| V <sub>DD_LV</sub>                                 |    | С | 1.2 V core<br>supply<br>voltage <sup>(5)</sup>                                                    |                              | 1.19  | 1.255 | 1.32                 | V      |
| V <sub>DD_HV_IO_L0</sub> (6),(7)                   | SR | D | I/O rail #0 <sup>(8)</sup><br>and PMC<br>supply<br>voltage (with<br>NOMINAL<br>supply =<br>3.3 V) | LVD290_C/HVD400_C<br>enabled | 2.99  |       | 3.6                  | V      |
|                                                    |    |   | I/O rail #0<br>and PMC<br>supply<br>voltage (with<br>NOMINAL<br>supply = 5 V)                     | LVD400_IOL0 enabled          | 4.305 |       | 5.5                  | V      |
| V <sub>DD_HV_IO_L1</sub> (6),(7)                   | SR | D | I/O rail #1<br>supply<br>voltage (with<br>NOMINAL<br>supply =<br>3.3 V)                           | LVD290_L1 enabled            | 2.99  | _     | 3.6                  | V      |
|                                                    |    |   | I/O rail #1<br>supply<br>voltage (with<br>NOMINAL<br>supply = 5 V)                                | LVD400_IOL1 enabled          | 4.305 | _     | 5.5                  | ٧      |
| V <sub>DD_HV_XOSC</sub> <sup>(6),(7)</sup>         | SR | D | XOSC supply voltage                                                                               | LVD290_XOSC enabled          | 2.99  | _     | 5.5                  | V      |

Table 8. Device operating conditions<sup>(1)</sup> (continued)

| Comple at                       |    | _ | Davamatan                                                                   | Conditions                   |       | ,   | Value | I I m ! 4 |
|---------------------------------|----|---|-----------------------------------------------------------------------------|------------------------------|-------|-----|-------|-----------|
| Symbol                          |    | С | Parameter                                                                   | arameter Conditions          |       | Тур | Мах   | Unit      |
| VDD_HV_ADC_TSENS_L0             | SR | D | SAR ADC rail<br>#0 supply<br>voltage (with<br>NOMINAL<br>supply =<br>3.3 V) | LVD290_ADL0<br>enabled       | 2.99  | ı   | 3.6   | ٧         |
| · DD_HV_ADC_13EN3_L0            |    |   | SAR ADC rail<br>#0 supply<br>voltage (with<br>NOMINAL<br>supply = 5 V)      | LVD400_ADL0<br>enabled       | 4.305 | ı   | 5.5   | <b>V</b>  |
| V <sub>DD_HV_ADC_TSENS_L1</sub> | SR | D | SAR ADC rail<br>#1 supply<br>voltage (with<br>NOMINAL<br>supply =<br>3.3 V) | LVD290_ADL1<br>enabled       | 2.99  |     | 3.6   | >         |
|                                 |    |   | SAR ADC rail<br>#1 supply<br>voltage (with<br>NOMINAL<br>supply = 5 V)      | LVD400_ADL1<br>enabled       | 4.305 | _   | 5.5   | ٧         |
|                                 | SR | Р | SAR ADC                                                                     | _                            | 3.0   | _   | 5.5   | V         |
| V <sub>REFH_ADC</sub>           | SK | С | reference<br>voltage                                                        | _                            | 2.0   | _   | 3.0   | V         |
| VREFH_ADC -<br>VDD_HV_ADC_TSENS | SR | D | SAR ADC<br>reference<br>differential<br>voltage                             | _                            | _     | _   | 25    | mV        |
| $V_{RAMP}$                      |    | D | Slew rate on power supply pins                                              | _                            |       |     | 0.5   | V/us      |
| V <sub>IN</sub>                 | SR | С | I/O input<br>voltage<br>range                                               | _                            | 0     | _   | 5.5   | V         |
|                                 |    |   |                                                                             | Injection current            |       |     |       |           |
| l <sub>IC</sub>                 | SR | Т | DC injection<br>current (per<br>pin) <sup>(9),(10),(11)</sup>               | Digital pins and analog pins | -3    | _   | 3     | mA        |

<sup>1.</sup> The ranges in this table are design targets and actual data may vary in the given range.

<sup>2.</sup> Maximum operating frequency is applicable to the computational cores and platform for the device. See the Clocking chapter in the SPC574Sx Microcontroller Reference Manual for more information on the clock limitations for the various IP blocks on the device.

<sup>3.</sup> This value depends on the thermal resistance  $R_{\theta \text{JA}}$  and power consumption for the device.

<sup>4.</sup> Depending on the thermal features of the package and PCB.

<sup>5.</sup> Applicable in external regulator mode.

- 6. Core voltage as measured on device pin to guarantee published silicon performance.
- When internal LVD/HVDs are disabled, external monitoring is required to guarantee device operation. Failure to monitor external supply voltage may result in erroneous operation of the device.
- 8. The IO rail #0 and #1 are independent only in external regulator mode. In internal regulator mode a single unique IO rail is applicable. In the QFP100 package only the internal regulator mode is supported.
- 9. Full device lifetime without performance degradation.
- 10. I/O and analog input specifications are only valid if the injection current on adjacent pins is within these limits. See *Table 6:*Absolute maximum ratings for maximum input current for reliability requirements.
- 11. The I/O pins on the device are clamped to the I/O supply rails for ESD protection. When the voltage of the input pin is above the supply rail, current will be injected through the clamp diode to the supply rail. For external RC network calculation, assume typical 0.3 V drop across the active diode. The diode voltage drop varies with temperature. For more information, see the device characterization report.

#### 3.7 Thermal characteristics

## 3.7.1 Package thermal characteristics

С **Symbol Parameter Boundary Conditions** Value Unit Four layer board Junction to ambient, natural convection<sup>(1)</sup> 28  $R_{\theta JA}$ 2s2p board Four layer board Junction to board<sup>(2)</sup>  $R_{\theta JB}$ 11 2s2p board D °C/W 1s board Junction to top case<sup>(3)</sup> 13  $R_{\theta JCtop}$ Top cold plate Junction to bottom case<sup>(4)</sup> Bottom cold plate 1.1  $R_{\theta JCbottom}$  $\Psi_{\text{JT}}$ PSI j-top-case, natural convection<sup>(5)</sup> Operating conditions 0.6

Table 9. Thermal characteristics for eTQFP100

- 1. JESD51-7
- 2. JESD51-8, ring cold plate
- 3. Thermal resistance between the die and the case top surface as measured by the cold plate best practice guidelines (JESD51)
- Thermal resistance between the die and the case bottom surface as measured by the cold plate best practice guidelines (JESD51) without any interface resistance
- Thermal characterization parameter, not properly a thermal resistance, indicating the temperature difference between package top and the junction in operating conditions as per JESD51-2

#### 3.7.2 Power considerations

An estimation of the chip junction temperature, T<sub>J</sub> can be obtained from the equation:

Equation 1: 
$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

P<sub>D</sub> = power dissipation in the package (W)

The thermal resistance values used are based on the JEDEC JESD51 series of standards to provide consistent values for estimations and comparisons. The difference between the

577

DS10601 Rev 6 23/77

values determined for the single-layer (1s) board compared to a four-layer board that has two signal layers, a power and a ground plane (2s2p), demonstrate that the effective thermal resistance is not a constant. The thermal resistance depends on the:

- Construction of the application board (number of planes)
- Effective size of the board which cools the component
- Quality of the thermal and electrical connections to the planes
- Power dissipated by adjacent components

Connect all the ground and power balls to the respective planes with one via per ball. Using fewer vias to connect the package to the planes reduces the thermal performance. Thinner planes also reduce the thermal performance. When the clearance between the vias leave the planes virtually disconnected, the thermal performance is also greatly reduced.

As a general rule, the value obtained on a single-layer board is within the normal range for the tightly packed printed circuit board. The value obtained on a board with the internal planes is usually within the normal range if the application board has:

- One oz. (35 micron nominal thickness) internal planes
- Components are well separated
- Overall power dissipation on the board is less than 0.02 W/cm2

The thermal performance of any component depends on the power dissipation of the surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

Equation 2: 
$$T_J = T_B + (R_{qJB} \times P_D)$$

where:

T<sub>B</sub> = board temperature for the package perimeter (°C)

 $R_{\alpha JB}$  = junction-to-board thermal resistance (°C/W) per JESD51-8

P<sub>D</sub> = power dissipation in the package (W)

When the heat loss from the package case to the air does not factor into the calculation, the junction temperature is predictable if the application board is similar to the thermal test condition, with the component soldered to a board with internal planes.

The thermal resistance is expressed as the sum of a junction-to-case thermal resistance plus a case-to-ambient thermal resistance:

Equation 3: 
$$R_{qJA} = R_{qJC} + R_{qCA}$$

where:

R<sub>o,IA</sub> = junction-to-ambient thermal resistance (°C/W)

 $R_{\alpha JC}$  = junction-to-case thermal resistance (°C/W)

R<sub>qCA</sub> = case to ambient thermal resistance (°C/W)

RqJC is device related and is not affected by other factors. The thermal environment can be controlled to change the case-to-ambient thermal resistance,  $R_{qCA}$ . For example, change

the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This description is most useful for packages with heat sinks where 90% of the heat flow is through the case to heat sink to ambient. For most packages, a better model is required.

A more accurate two-resistor thermal model can be constructed from the junction-to-board thermal resistance and the junction-to-case thermal resistance. The junction-to-case thermal resistance describes when using a heat sink or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. This model can be used to generate simple estimations and for computational fluid dynamics (CFD) thermal models. More accurate compact Flotherm models can be generated upon request.

To determine the junction temperature of the device in the application on a prototype board, use the thermal characterization parameter (YJT) to determine the junction temperature by measuring the temperature at the top center of the package case using the following equation:

#### Equation 4: $T_J = T_T + (\Psi_{JT} \times P_D)$

where:

T<sub>T</sub> = thermocouple temperature on top of the package (°C)

 $\Psi_{JT}$  = thermal characterization parameter (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured in compliance with the JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. Position the thermocouple so that the thermocouple junction rests on the package. Place a small amount of epoxy on the thermocouple junction and approximately 1 mm of wire extending from the junction. Place the thermocouple wire flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire.

When board temperature is perfectly defined below the device, it is possible to use the thermal characterization parameter ( $\Psi_{JPB}$ ) to determine the junction temperature by measuring the temperature at the bottom center of the package case (exposed pad) using the following equation:

## Equation 5: $T_J = T_B + (\Psi_{JPB} \times P_D)$

where:

T<sub>B</sub> = thermocouple temperature on bottom of the package (°C)

Ψ<sub>JPB</sub> = thermal characterization parameter (°C/W)

P<sub>D</sub> = power dissipation in the package (W)

## 3.8 Current consumption

The following table describes the consumption figures.



DS10601 Rev 6 25/77

|                              |                                                       | •                 |                                                           |        |        |      |
|------------------------------|-------------------------------------------------------|-------------------|-----------------------------------------------------------|--------|--------|------|
| Use Case <sup>(1)</sup>      | Conditions                                            | Regulator<br>Mode | С                                                         | IDD_LV | IDD_HV | Unit |
|                              | F1 <sup>(3)</sup> (system clock freq) = 140 MHz       | Internal          | Р                                                         |        | 310    | mA   |
|                              | F0 <sup>(4)</sup> (motor clock freq) = 120 MHz        | External          | Р                                                         | 265    | 55     | mA   |
| Full function <sup>(2)</sup> | F1 <sup>(3)</sup> (system clock freq) = 100 MHz       | Internal          | Т                                                         |        | 265    | mA   |
| Full lunction(=)             | F0 <sup>(4)</sup> (motor clock freq) = 84 MHz         | External          | Т                                                         | 210    | 55     | mA   |
|                              | F1 <sup>(3)</sup> (system clock freq) = 70 MHz        | Internal          | Т                                                         |        | 230    | mA   |
|                              | F0 <sup>(4)</sup> (motor clock freq) = 60 MHz         | External          | nal T 210 55 mA nal T 230 mA nal T 175 55 mA nal C 110 mA | mA     |        |      |
| Stan made                    |                                                       | Internal          | С                                                         |        | 110    | mA   |
| Stop mode                    | _                                                     | External          | С                                                         | 100    | 30     | mA   |
| Full Self test               | LBIST configuration = L0//L1 + L2//L3                 | Internal          | С                                                         |        | 240    | mA   |
| (semi-parallel)              | MBIST configuration = parallel<br>Freq = 35 MHz (PLL) | External          | С                                                         | 230    | 15     | mA   |
| Full Self test               | LBIST configuration = parallel                        | Internal          | С                                                         |        | 215    | mA   |

**Table 10. Current consumption** 

External

С

205

15

mΑ

(parallel)

# 3.9 I/O pad electrical characteristics

## 3.9.1 I/O pad types

Table 11 describes the different pad type configurations.

MBIST configuration = parallel

Freq = 16 MHz (RCOSC)

Table 11. I/O pad specification descriptions

| Pad type                | Description                                                                                                                                                                                                                       |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Slow configuration      | Provides a good compromise between transition time and low electromagnetic emission. Pad impedance is centered around 800 $\Omega$                                                                                                |
| Medium configuration    | Provides transition fast enough for the serial communication channels with controlled current to reduce electromagnetic emission. Pad impedance is centered around 200 $\Omega$                                                   |
| Fast configuration      | Provides fast transition speed; used for fast interface. Pad impedance is centered around 50 $\boldsymbol{\Omega}$                                                                                                                |
| Very fast configuration | Provides maximum speed and controlled symmetric behavior for rise and fall transition. Used for fast interfaces, like FlexRay, requiring fine control of rising/falling edge jitter. Pad impedance is centered around 40 $\Omega$ |
| Input only pads         | These pads are associated to ADC channels and the external 8-40 MHz crystal oscillator (XOSC) providing low input leakage                                                                                                         |



The IDD values are based on the following operating conditions: T<sub>J</sub> = 150 °C, HV = 5.5 V, LV = 1.32 (external regulator mode)

Values are based on typical application code executing from Flash memory, where the DMA is running in continuous mode, the ADC is in continuous conversion, the timers are running to maximum counter values and communication IPs are in loopback or transmitting mode. IOs are unloaded.

<sup>3.</sup> F1 stands for System clock frequency.

<sup>4.</sup> F0 stands for Motor clock frequency.

# 3.9.2 I/O input DC characteristics

Table 12 provides input DC electrical characteristics as described in Figure 3.

V<sub>DD</sub> V<sub>IH</sub> V<sub>IL</sub> PDIx = '1' (GPDI register of SIUL) PDIx = '0'

Figure 3. I/O input DC electrical characteristics definition

Table 12. I/O input DC electrical characteristics

| Symbol                             | ı  | С | Parameter                                        | Conditions                                                                                                                          |                                 | Value |                                | Unit  |
|------------------------------------|----|---|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------|--------------------------------|-------|
| Syllibol                           |    | C | , Parameter Conditions =                         |                                                                                                                                     | Min                             | Тур   | Max                            | Ullit |
|                                    |    |   |                                                  | TTL                                                                                                                                 |                                 |       |                                |       |
| V <sub>IH</sub>                    | SR | Р | Input high level TTL                             | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$ and $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$   | 2.0 <sup>(1)</sup>              | _     | _                              |       |
| V <sub>IL</sub>                    | SR | Р | Input low level TTL                              | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$ and $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$   | _                               | _     | 0.8                            | V     |
| V <sub>HYST</sub>                  | _  | С | Input hysteresis TTL                             | $3.0 \text{ V } < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$ and $4.5 \text{ V } < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$ | 0.3 <sup>(2)</sup>              | _     | _                              |       |
|                                    |    |   |                                                  | CMOS                                                                                                                                |                                 |       |                                |       |
| V <sub>IHCMOS_H</sub>              | SR | Р | Input high level CMOS (with hysteresis)          | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$ and $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$   | 0.65 ×<br>V <sub>DD_HV_IO</sub> | _     | V <sub>DD_HV_IO</sub><br>+ 0.3 | V     |
| V <sub>IHCMOS</sub> <sup>(3)</sup> | SR | Р | Input high level<br>CMOS<br>(without hysteresis) | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$ and $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$   | 0.6 ×<br>V <sub>DD_HV_IO</sub>  | ı     | V <sub>DD_HV_IO</sub><br>+ 0.3 | V     |
| V <sub>ILCMOS_H</sub>              | SR | Р | Input low level<br>CMOS<br>(with hysteresis)     | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$ and $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$   | -0.3                            | _     | 0.35 × V <sub>DD_HV_IO</sub>   | V     |

Table 12. I/O input DC electrical characteristics (continued)

| Symbol                             |                                   | С   | Parameter                                       | Conditions                                                                                                                        |                                       | Value                        |                                | Unit       |                                       |                                |   |                                |
|------------------------------------|-----------------------------------|-----|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------------|--------------------------------|------------|---------------------------------------|--------------------------------|---|--------------------------------|
| Symbol                             |                                   | C   | Parameter                                       | Conditions                                                                                                                        | Min                                   | Тур                          | Max                            | Unit       |                                       |                                |   |                                |
| V <sub>ILCMOS</sub> <sup>(3)</sup> | SR                                | Р   | Input low level<br>CMOS<br>(without hysteresis) | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$ and $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$ | -0.3                                  | _                            | 0.4 ×<br>V <sub>DD_HV_IO</sub> | V          |                                       |                                |   |                                |
| V <sub>HYSCMOS</sub>               | _                                 | С   | Input hysteresis<br>CMOS                        | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$ and $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$ | 0.1 ×<br>V <sub>DD_HV_IO</sub>        | _                            | _                              | V          |                                       |                                |   |                                |
|                                    | •                                 |     |                                                 | Automotive                                                                                                                        |                                       |                              |                                | •          |                                       |                                |   |                                |
| V (3)                              | V <sub>IH</sub> <sup>(3)</sup> SR | D   | Input high level                                | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                                                             | 3.8                                   | _                            | V <sub>DD_HV_IO</sub><br>+ 0.3 | V          |                                       |                                |   |                                |
| VIH.                               |                                   | Ort | O. C                                            | <b>'</b>                                                                                                                          | ı                                     | •                            | '                              | Automotive | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V | 0.75×<br>V <sub>DD_HV_IO</sub> | _ | V <sub>DD_HV_IO</sub><br>+ 0.3 |
|                                    |                                   |     | Input low level                                 | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                                                             | -0.3                                  | _                            | 2.2                            |            |                                       |                                |   |                                |
| V <sub>IL</sub>                    | SR                                | Р   | Automotive                                      | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V                                                                                             | -0.3                                  | _                            | $0.35 \times V_{DD\_HV\_IO}$   | V          |                                       |                                |   |                                |
|                                    |                                   |     | Input hysteresis                                | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                                                             | 0.5                                   | _                            | _                              |            |                                       |                                |   |                                |
| V <sub>HYST</sub>                  | _                                 | С   | С                                               | Automotive                                                                                                                        | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V | $0.11 \times V_{DD\_HV\_IO}$ | _                              | _          | V                                     |                                |   |                                |
|                                    |                                   |     |                                                 | Input Characteristics                                                                                                             |                                       |                              |                                |            |                                       |                                |   |                                |
| I <sub>LKG</sub>                   | СС                                | Р   | Digital input leakage                           | _                                                                                                                                 |                                       |                              | 1                              | μA         |                                       |                                |   |                                |
| C <sub>IN</sub>                    | С                                 | D   | Digital input capacitance                       | GPIO input pins                                                                                                                   | _                                     | _                            | 10                             | pF         |                                       |                                |   |                                |

<sup>1.</sup> At 5.5 V and -40  $^{\circ}\text{C},\,\text{V}_{\text{IH}}$  for PA[0], PA[1], and PA[2] is 2.11 V.

*Table 13* provides weak pull figures. Both pull-up and pull-down current specifications are provided.



<sup>2.</sup> Minimum hysteresis at 4.0 V

 $<sup>3. \</sup>quad VSIO[VSIO\_xx] = 0 \text{ in the range } 3.0 \text{ V} < V_{DD\_HV\_IO} < 4.0 \text{ V}, \\ VSIO[VSIO\_xx] = 1 \text{ in the range } 4.0 \text{ V} < V_{DD\_HV\_IO} < 5.9 \text{ V}.$ 

Value Uni **Symbol Conditions** C **Parameter** Min Тур Max  $V_{IN} = 0.69 \times V_{DD\ HV\ IO}$ 23  $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$  $V_{IN} = 0.49 \times V_{DD\ HV\ IO}$ CCP 82  $4.5 \text{ V} < \text{V}_{DD\_HV\_IO} < 5.5 \text{ V}$  $V_{IN} > V_{IL} = 1.1 \text{ V (TTL)}$ 130  $4.5 \text{ V} < \text{V}_{\text{DD HV IO}} < 5.5 \text{ V}$ Weak pull-up current absolute  $|I_{WP}|$ μΑ υl  $V_{IN} = 0.75 \times V_{DD\_HV\_IO}$ 10  $3.0 \text{ V} < \text{V}_{DD\_HV\_IO} < 3.6 \text{ V}$  $V_{IN} = 0.35 \times V_{DD\_HV\_IO}$ CC Т 70  $3.0 \text{ V} < \text{V}_{DD\_HV\_IO} < 3.6 \text{ V}$  $V_{IN} > V_{IL} = 1.1 \text{ V (TTL)}$ 75  $3.0 \text{ V} < \text{V}_{DD\_HV\_IO} < 3.6 \text{ V}$  $V_{IN} = 0.69 \times V_{DD\ HV\ IO}$ 130  $4.5 \text{ V} < \text{V}_{DD HV IO} < 5.5 \text{ V}$  $V_{IN} = 0.49 \times V_{DD\_HV\_IO}$ CCP 40  $4.5 \text{ V} < \text{V}_{DD HV IO} < 5.5 \text{ V}$  $V_{IN} > V_{IL} = 0.9 \text{ V } (T\overline{TL})$ 16  $4.5 \text{ V} < \text{V}_{DD\_HV\_IO} < 5.5 \text{ V}$ Weak pull-down current  $|I_{WP}|$ μΑ absolute value Ы  $V_{IN} = 0.75 \times V_{DD\ HV\ IO}$ 92  $3.0 \text{ V} < \text{V}_{DD HV IO} < 3.6 \text{ V}$  $V_{IN} = 0.35 \times V_{DD\ HV\ IO}$ CC T 19  $3.0 \text{ V} < \text{V}_{DD \text{ HV IO}} < 3.6 \text{ V}$  $V_{IN} > V_{IL} = 0.9 \text{ V (TTL)}$ 16  $3.0 \text{ V} < \text{V}_{DD HV IO} < 3.6 \text{ V}$ 

Table 13. I/O pull-up/pull-down DC electrical characteristics

#### 3.9.3 I/O output DC characteristics

Table 14: Slow configuration I/O output DC characteristics provides DC characteristics for bidirectional pads in the following configurations:

- Slow
- Medium
- Fast
- Very Fast

Weak pull-up is enabled within t<sub>WK\_PU</sub> = 1 µs after internal/external reset has been asserted. Output voltage will depend on the amount of capacitance connected to the pin.

Table 14. Slow configuration I/O output DC characteristics<sup>(1)</sup>

| Symbol              | Parameter                                  | Conditions                                                                                                    |     |     | Unit |      |  |
|---------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|------|------|--|
| Symbol              | Parameter                                  | Conditions                                                                                                    | Min | Тур | Max  | Oill |  |
| D.                  | PMOS output impedance slow                 | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$<br>Push pull, $I_{\text{OH}} < 0.5 \text{ mA}$ | 560 | 800 | 1040 | Ω    |  |
| R <sub>OH_S</sub>   | configuration                              | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$ Push pull, $I_{\text{OH}} < 0.5 \text{ mA}$    | 560 | 800 | 1040 | 22   |  |
| D                   | NMOS output                                | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$<br>Push pull, $I_{\text{OL}} < 0.5 \text{ mA}$ | 560 | 800 | 1040 | Ω    |  |
| R <sub>OL_S</sub>   | impedance slow configuration               | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$<br>Push pull, $I_{\text{OL}} < 0.5 \text{ mA}$ | 560 | 800 | 1040 | 22   |  |
| f                   | Output frequency slow                      | C <sub>L</sub> = 25 pF                                                                                        | _   | _   | 2    | MUZ  |  |
| f <sub>max_S</sub>  | configuration                              | C <sub>L</sub> = 50 pF                                                                                        | _   | _   | 1    | MHz  |  |
| +                   | Transition time output                     | C <sub>L</sub> = 25 pF                                                                                        | _   | _   | 120  | no   |  |
| t <sub>TR_S</sub>   | pin slow configuration                     | C <sub>L</sub> = 50 pF                                                                                        | _   | _   | 240  | ns   |  |
| t <sub>SKEW_S</sub> | Difference between rise time and fall time | _                                                                                                             | _   | _   | 28   | %    |  |

The above mentioned values are different for pads PAD[4], PAD[9], PAD[11], PAD[16], PAD[47], PAD[55], PAD[62] and PAD\_FCCU\_F1E. Please refer to Table 18 for these pads' values.

Table 15. Medium configuration I/O output DC characteristics<sup>(1)</sup>

| Symbol              | Doromotor                                  | Conditions                                                                                                  |     | Unit |     |        |  |
|---------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|--|
|                     | Parameter                                  | Conditions                                                                                                  | Min | Тур  | Max | Unit   |  |
| R <sub>OH_M</sub>   | PMOS output impedance                      | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$<br>Push pull, $I_{\text{OH}} < 2 \text{ mA}$ | 140 | 200  | 260 | Ω      |  |
|                     | medium configuration                       | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$<br>Push pull, $I_{\text{OH}} < 2 \text{ mA}$ | 140 | 200  | 260 |        |  |
| R <sub>OL_M</sub>   | NMOS output                                | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$<br>Push pull, $I_{\text{OL}} < 2 \text{ mA}$ | 140 | 200  | 260 | Ω      |  |
|                     | impedance medium configuration             | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$<br>Push pull, $I_{\text{OL}} < 2 \text{ mA}$ | 140 | 200  | 260 |        |  |
| f <sub>max_M</sub>  | Output frequency                           | C <sub>L</sub> = 25 pF                                                                                      | _   | _    | 12  | MHz    |  |
|                     | medium configuration                       | C <sub>L</sub> = 50 pF                                                                                      | _   | _    | 6   | IVITIZ |  |
| t <sub>TR_M</sub>   | Transition time output pin                 | C <sub>L</sub> = 25 pF                                                                                      | _   | _    | 35  | 20     |  |
|                     | medium configuration                       | C <sub>L</sub> = 50 pF                                                                                      | _   | _    | 70  | ns     |  |
| t <sub>SKEW_M</sub> | Difference between rise time and fall time | _                                                                                                           | _   | _    | 28  | %      |  |

The above mentioned values are different for pads PAD[4], PAD[9], PAD[11], PAD[16], PAD[47], PAD[55], PAD[62] and PAD\_FCCU\_F1E. Please refer to Table 18 for these pads' values.



Table 16. Fast configuration I/O output DC characteristics

| Symbol              | Davamatav                                  | Canditions                                                                                                  |     | Heit |     |      |  |
|---------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|-----|------|--|
|                     | Parameter                                  | Conditions                                                                                                  | Min | Тур  | Max | Unit |  |
| R <sub>OH_F</sub>   | PMOS output impedance fast                 | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$<br>Push pull, $I_{\text{OH}} < 6 \text{ mA}$ | 44  | _    | 90  | Ω    |  |
|                     | configuration                              | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$<br>Push pull, $I_{\text{OH}} < 8 \text{ mA}$ | 35  | 50   | 65  |      |  |
| R <sub>OL_F</sub>   | NMOS output impedance fast                 | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$<br>Push pull, $I_{\text{OL}} < 6 \text{ mA}$ | 44  | _    | 90  | Ω    |  |
|                     | configuration                              | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V<br>Push pull, I <sub>OL</sub> < 8 mA                                  | 35  | 50   | 65  |      |  |
| f <sub>max_F</sub>  | Output frequency fast                      | C <sub>L</sub> = 25 pF                                                                                      | _   | _    | 50  | MHz  |  |
|                     | configuration                              | C <sub>L</sub> = 50 pF                                                                                      |     | _    | 25  |      |  |
| t <sub>TR_F</sub>   | Transition time output                     | C <sub>L</sub> = 25 pF                                                                                      | _   | _    | 12  | 20   |  |
|                     | pin fast configuration                     | C <sub>L</sub> = 50 pF                                                                                      |     | _    | 20  | ns   |  |
| t <sub>SKEW_F</sub> | Difference between rise time and fall time | _                                                                                                           | _   | _    | 28  | %    |  |

Table 17. Very Fast configuration I/O output DC characteristics

| Symbol              | Parameter                                     | Conditions                                                                                                  |     | Unit |     |       |  |
|---------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|--|
|                     | Parameter                                     | Conditions                                                                                                  | Min | Тур  | Max | Offic |  |
| R <sub>OH_V</sub>   | PMOS output impedance very fast               | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$<br>Push pull, $I_{\text{OH}} < 7 \text{ mA}$ | 44  | _    | 85  | Ω     |  |
|                     | configuration                                 | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$<br>Push pull, $I_{\text{OH}} < 9 \text{ mA}$ | 20  | _    | 60  |       |  |
| R <sub>OL_V</sub>   | NMOS output impedance very fast configuration | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$<br>Push pull, $I_{\text{OL}} < 7 \text{ mA}$ | 44  | 1    | 85  | Ω     |  |
|                     |                                               | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$<br>Push pull, $I_{\text{OL}} < 9 \text{ mA}$ | 20  | _    | 60  | 22    |  |
| f <sub>max_V</sub>  | Output frequency very                         | C <sub>L</sub> = 25 pF                                                                                      | _   | _    | 50  | MHz   |  |
|                     | fast configuration                            | C <sub>L</sub> = 50 pF                                                                                      | _   | _    | 25  |       |  |
| t <sub>TR_V</sub>   | Transition time output                        | C <sub>L</sub> = 25 pF                                                                                      |     | _    | 9   | ns    |  |
|                     | pin very fast configuration                   | C <sub>L</sub> = 50 pF                                                                                      | _   |      | 15  |       |  |
| t <sub>SKEW_V</sub> | Difference between rise time and fall time    | _                                                                                                           |     |      | 28  | %     |  |

For PAD[4], PAD[9], PAD[11], PAD[16], PAD[47], PAD[55], PAD[56], PAD[62] and PAD\_FCCU\_F1E, the following values hold true.



Table 18. I/O output DC characteristics for PAD[4], PAD[9], PAD[11], PAD[16], PAD[47], PAD[55], PAD[56], PAD[62] and PAD\_FCCU\_F1E

| Functionality | Symbol              | Parameter                                     | Conditions                                                                                                           | Value |     |      | Unit          |  |
|---------------|---------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------|-----|------|---------------|--|
| Functionality | Symbol              | Parameter                                     | Conditions                                                                                                           | Min   | Тур | Max  | Oill          |  |
|               | R <sub>OH_S</sub>   | PMOS output impedance slow configuration      | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$<br>Push pull, $\text{I}_{\text{OH}} < 0.5 \text{ mA}$ | 539   | _   | 1600 | Ω             |  |
|               | R <sub>OL_S</sub>   | NMOS output impedance slow configuration      | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$<br>Push pull, $\text{I}_{\text{OL}} < 0.5 \text{ mA}$ | 534   | _   | 1896 | Ω             |  |
| Slow          | f                   | Output frequency slow                         | C <sub>L</sub> = 25 pF                                                                                               | _     | _   | 2    | - MHz<br>- ns |  |
| Slow          | f <sub>max_S</sub>  | configuration                                 | C <sub>L</sub> = 50 pF                                                                                               | _     | _   | 1    |               |  |
|               | 4                   | Transition time output pin slow configuration | C <sub>L</sub> = 25 pF                                                                                               | _     | _   | 152  |               |  |
|               | t <sub>TR_S</sub>   |                                               | C <sub>L</sub> = 50 pF                                                                                               | _     | _   | 279  |               |  |
|               | t <sub>SKEW_S</sub> | Difference between rise time and fall time    | _                                                                                                                    | _     | _   | 50   | %             |  |
|               | R <sub>OH_M</sub>   | PMOS output impedance slow configuration      | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$<br>Push pull, $\text{I}_{\text{OH}} < 0.5 \text{ mA}$ | 135   | _   | 405  | Ω             |  |
|               | R <sub>OL_M</sub>   | NMOS output impedance slow configuration      | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 3.6 \text{ V}$<br>Push pull, $\text{I}_{\text{OL}} < 0.5 \text{ mA}$ | 131   | _   | 495  | Ω             |  |
| Madium        | f                   | Output frequency slow configuration           | C <sub>L</sub> = 25 pF                                                                                               | _     | _   | 12   | MHz           |  |
| Medium        | f <sub>max_M</sub>  |                                               | C <sub>L</sub> = 50 pF                                                                                               | _     | _   | 6    |               |  |
|               | 4                   | Transition time output pin                    | C <sub>L</sub> = 25 pF                                                                                               | _     | _   | 45   | ns            |  |
|               | t <sub>TR_M</sub>   | slow configuration                            | C <sub>L</sub> = 50 pF                                                                                               | _     | _   | 77   | 115           |  |
|               | t <sub>SKEW_M</sub> | Difference between rise time and fall time    | _                                                                                                                    |       |     | 46   | %             |  |

# 3.10 RESET electrical characteristics

The device implements a dedicated bidirectional reset pin (PORST).

Note: PORST pin does not require active control. It is possible to implement an external pull-up to ensure the correct reset exit sequence. The recommended value is 4.7 Kohm.



Figure 4. Start-up reset requirements

Figure 5 describes the device behavior depending on the supply signal on PORST:

- 1. PORST does not go low enough: it is filtered by input buffer hysteresis. The device remains in the current state.
- 2. PORST goes low enough, but not for long enough: it is filtered by a low pass filter. The device remains in the current state.
- 3. The PORST generates a reset:
  - a) PORST low but initially filtered during at least W<sub>FRST</sub>. Device remains initially in current state.
  - b) PORST potentially filtered until W<sub>NFRST</sub>. Device state is unknown. It may either be reset or remains in current state depending on extra condition (PVT process, voltage, temperature).
  - c) PORST asserted for longer than W<sub>NFRST</sub>. The device is under hardware reset.



Figure 5. Noise filtering on reset signal

Table 19. Reset electrical characteristics

| Symbol             |      | С                 | Parameter                              | Conditions |     | Unit |     |                     |                                       |   |   |     |   |
|--------------------|------|-------------------|----------------------------------------|------------|-----|------|-----|---------------------|---------------------------------------|---|---|-----|---|
|                    |      |                   |                                        | Conditions | Min | Тур  | Max | Oiiit               |                                       |   |   |     |   |
| V <sub>IH</sub>    | SR   | Р                 | Input high level TTL (Schmitt trigger) | _          | 2.0 |      | _   | V                   |                                       |   |   |     |   |
| V                  | V CD | SR                | D<br>D                                 | SR         | D D | В    | D   | Input low level TTL | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V | _ | _ | 0.6 | V |
| V <sub>IL</sub> SR | F    | (Schmitt trigger) | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V  | _          |     | 0.8  | V   |                     |                                       |   |   |     |   |
| V <sub>HYS</sub>   | СС   | С                 | Input hysteresis TTL (Schmitt trigger) | _          | 300 |      | _   | mV                  |                                       |   |   |     |   |

Value **Symbol** С **Parameter Conditions** Unit Min Тур Max Minimum supply for cc c ٧  $V_{DD\_POR}$ strong pull-down 1.2 activation Device under power-on reset  $3.0V < V_{DD\ HV\ IO} < 5.5\ V$ 0.2 mΑ  $V_{OL} > 1.0V$ CC P Strong pull-down current  $I_{OL_R}$ Device under power-on reset  $V_{DD\_HV\ IO} = 4.0\ V,$ 12 mA  $V_{OL} = V_{IL}$ ESR0 pin 23  $V_{IN}$  = 0.69 ×  $V_{DD\_HV\_IO}$ Weak pull-up current CC P μΑ  $|I_{WPU}|$ absolute value ESR0 pin 82  $V_{IN} = 0.49 \times V_{DD\_HV\_IO}$ PORST pin 130  $V_{IN} = 0.69 \times V_{DD\ HV\ IO}$ Weak pull-down current CC P  $|I_{WPD}|$ μΑ absolute value PORST pin 40  $V_{IN} = 0.49 \times V_{DD\ HV\ IO}$ PORST input filtered SR P  $W_{\mathsf{FRST}}$ 500 ns PORST input not filtered SR P 2000  $W_{NFRST}$ ns pulse

Table 19. Reset electrical characteristics (continued)

## 3.11 Power management

#### **3.11.1** Overview

Figure 6 shows an overview of the power management infrastructure. It consists of:

- a power control unit (PCU) consists of:
  - the digital submodules PMC dig
  - the analogue submodules PMC\_ana
- a clock generation module (MC CGM)
- a mode entry module (MC\_ME)

Note: For detailed information on these modules please refer to the respective chapters of the reference manual.



# 3.11.2 Voltage regulator electrical characteristics

The device implements an internal voltage regulator to generate the low voltage core supply  $V_{DD\_LV}$  from the high voltage ballast supply  $V_{DD\_HV\_IO}$ . The regulator itself is supplied by  $V_{DD\_HV\_IO}$ .

The following supplies are involved:

- HV—High voltage external power supply for the voltage regulator module. This must be provided externally through the V<sub>DD HV OSC</sub> power pin.
- BV—High voltage external power supply for the internal ballast module. This must be
  provided externally through the V<sub>DD\_HV\_IO</sub> power pins. Voltage values should be
  aligned with V<sub>DD\_HV\_OSC</sub>.
- LV—Low voltage internal power supply for the core, PLL0 and flash digital logic. This is generated by the internal voltage regulator but provided outside to connect stability capacitor. It is split into three further domains to ensure noise isolation between critical LV modules within the device:
  - LV\_COR—Low voltage supply for the core. It is also used to provide supply for PLL1 through double bonding.
  - LV\_FLA—Low voltage supply for the code flash module. It is supplied with dedicated ballast and shorted to LV\_COR through double bonding.
  - LV\_PLL—Low voltage supply for PLL1. It is shorted to LV\_COR through double bonding.

The concept scheme of the power connections is shown below in *Figure 7*.



Figure 7. Concept scheme of the power connections

#### 3.11.3 Power Schemes

The power scheme for the eTQFP100 package is shown in Figure 8.

MCLM, IC, MC MC

Figure 8. Power supply scheme for eTQFP100

The HV ring is divided into 5 different physical domains:

- ADC group #0 and Temperature Sensor
- ADC group #1
- IO rail #0, Flash, PMU and RCOSC
- IO rail #1
- XOSC

Table 20. HV supply schemes

| Internal regulator | Number of HV supplies | HV supply domains                                         | Number of LV supplies |
|--------------------|-----------------------|-----------------------------------------------------------|-----------------------|
| Mandatory          | 2                     | ADC group #0 IO rail #0 + XOSC + PMU + Flash + IO rail #1 | NA                    |

The LV voltage is organized as one single domain. The LV can be generated internally (with internal ballast) or externally, depending on a pin setting. The exposed pad is used to connect the ground ring.

The ballasts are circuits placed in the padring, similarly as other pad circuits (supply or input/output functions).

The S\_BALLASTs are controlled by the digital regulator to source the static current. Total current capability for the S\_BALLAST on the LV domain is 325mA.

The D\_BALLASTs are controlled by the linear regulator to source the dynamic current to support the transient load response. Total current capability for all the D\_BALLAST on the LV domain is 100mA.

Transient time for the dynamic regulation is 20 µs for maximum 100mA on the LV.

The S BALLASTs are enabled only in INTERNAL regulator mode (PWMODE = 1).

The D\_BALLASTs are always enabled in INTERNAL regulator mode (PWMODE = 1).

The D\_BALLASTs are enabled in EXTERNAL regulator mode (PWMODE = 0) only if the LV supply is out of specs (+/- 5%) as tentative to avoid the device reset.

FEEDBACK

VIEET

VID. J.V

VID. J.V

VID. J.V

STATIC BALLAST (digital)

STATIC BALLAST (digital)

VID. J.V

VID. J.

## 3.11.4 Decoupling capacitors

Table 21. eTQFP100 HV/LV supply decoupling capacitances

| Ballast            | PAD            | Pin | Minimum<br>(Internal<br>Regulation) | Minimum<br>(External<br>Regulation) | Suggested<br>Configuration                   | Note                                   |
|--------------------|----------------|-----|-------------------------------------|-------------------------------------|----------------------------------------------|----------------------------------------|
| _                  | VDD_LV_W0      | _   | _                                   | _                                   | _                                            | _                                      |
| _                  | VDD_LV_W1      | 19  | 2.2 μF +<br>100 nF                  | 2.2 μF +<br>100 nF                  | 2.2 µF + 100 nF<br>+ 10 nF                   | LV Buffer capacitance + EMC protection |
| _                  | VDD_LV_S1      | _   | _                                   | _                                   | _                                            | _                                      |
| _                  | VDD_LV_S2      |     | _                                   | _                                   | _                                            | _                                      |
| _                  | VDD_LV_PLL_ADC | 52  | _                                   | _                                   | _                                            | _                                      |
| _                  | VDD_LV_E0      | 52  | 100 nF                              | 100 nF                              | 100 nF + 10 nF                               | LV Buffer capacitance + EMC protection |
| _                  | VDD_LV_E2      | _   | _                                   | _                                   | _                                            | _                                      |
| _                  | VDD_LV_E1      | 68  | 100 nF                              | 100 nF                              | 100 nF                                       | LV Buffer capacitance                  |
| _                  | VDD_LV_N0      | _   | _                                   | _                                   | _                                            | _                                      |
| _                  | VDD_LV_N1      |     | _                                   | _                                   |                                              | _                                      |
| _                  | VDD_HV_IO_W0   | 20  | _                                   | _                                   | _                                            | _                                      |
| Dynamic<br>Ballast | VDD_HV_IO_W1   | 20  | _                                   | _                                   | _                                            | _                                      |
| Dynamic<br>Ballast | VDD_HV_IO_W2   | 20  | 2.2 µF                              | 2.2 µF                              | 2.2 μF + 4.7 μF +<br>10 nF NM <sup>(1)</sup> | HV Buffer capacitance + EMC protection |
| _                  | VDD_HV_OSC     | 55  | 100 nF                              | 100 nF                              | 100 nF                                       | HV Buffer capacitance                  |
| Static<br>Ballast  | VDD_HV_IO_E1   | 51  | _                                   | _                                   | 1                                            | _                                      |
| Static<br>Ballast  | VDD_HV_IO_E2   | 51  | _                                   | _                                   | _                                            | _                                      |
| Static<br>Ballast  | VDD_HV_IO_E3   | 51  | _                                   | _                                   | _                                            | _                                      |
| Static<br>Ballast  | VDD_HV_IO_N0   | 85  | _                                   | _                                   | _                                            | _                                      |
| Dynamic<br>Ballast | VDD_HV_IO_N1   | 85  | 100 nF                              | _                                   | 100 nF + 10 nF<br>NM <sup>(1)</sup>          | HV Buffer capacitance + EMC protection |
| Dynamic<br>Ballast | VDD_HV_IO_N2   | 95  | 100 nF                              | _                                   | 100 nF + 10 nF<br>NM <sup>(1)</sup>          | HV Buffer capacitance + EMC protection |

<sup>1.</sup> NM = not mounted



Figure 10. ADC decoupling capacitance/resistance scheme

Table 22. ADC decoupling capacitance/resistance values

| Label | Instances | Value                                                                    | Recommended commercial components based on PVT/aging degradation |
|-------|-----------|--------------------------------------------------------------------------|------------------------------------------------------------------|
| C1    | 2         | 470 nF                                                                   | min 1 μF                                                         |
| R2    | 2         | 5 to 8 Ω                                                                 | max 8 Ω                                                          |
| C2    | 2         | 1 μF                                                                     | min 2.2 μF                                                       |
| Се    | 32        | $\geq 8192^{(1)} \times Cs^{(2)} \times 2^{(3)} = 115 \text{ nF}$        | min 200 nF                                                       |
| Re    | 32        | $<= 1/(8192^{(1)} \times Fs \times Cs^{(2)} \times 2^{(3)}) = 13 \Omega$ | max 10 Ω                                                         |

- 1. Factor depending on the ADC 12 bits
- 2. Input capacitance Cs = 7 pF
- 3. Factor for 2 ADCs on the same physical channel

Table 23. Package ADC supply decoupling capacitance

| PAD           | eTQFP100 package |
|---------------|------------------|
| VREFH_ADC_S0  | 36               |
| VDD_HV_ADC_S0 | 39               |
| VREFH_ADC_S1  | _                |
| VDD_HV_ADC_E0 | 51               |

Note:

All 1.2V pins should be shorted externally on board with minimum resistance and minimum inductance. It is recommended to use a 1.2V plane on which all 1.2V pins are shorted to keep resistance and inductance negligible. Recommended capacitors should be placed very close to the device pins such that parasitic resistance can be reduced. Connection from VDD\_LV pin to capacitor top plate should not exceed more than 5mohm in resistance and 0.5nH in inductance. Similarly connection from bottom plate of capacitor to PCB ground should not have more than 5mohm resistance and 0.5nH inductance.



DS10601 Rev 6 41/77

#### 3.11.5 Power management electrical characteristics

Table 24. Voltage regulator electrical characteristics<sup>(1)</sup>

| Symbol               |                  | Parameter                                                    | Conditions <sup>(2)</sup>                   | ,    | Unit               |                     |       |
|----------------------|------------------|--------------------------------------------------------------|---------------------------------------------|------|--------------------|---------------------|-------|
| Symbol               | Symbol Farameter |                                                              | Conditions                                  |      | Тур                | Max                 | Ullit |
| C <sub>REG</sub>     | SR               | Internal voltage regulator stability external capacitance    | _                                           | 1.1  | 2.2 <sup>(4)</sup> | 2.97                | μF    |
| R <sub>DECREGn</sub> | SR               | Stability capacitor equivalent serial resistance             | Total resistance including board track      | 1    | _                  | 50                  | mΩ    |
| C <sub>V1V2</sub>    | SR               | EMC cap to be placed on every 1.2 V pin                      | V <sub>DD</sub> /V <sub>SS</sub> pair       | 50   | 100                | 135                 | nF    |
| C <sub>DECBV</sub>   | SR               | Decoupling capacitance ballast                               | V <sub>DD_BV</sub> /V <sub>SS_LV</sub> pair | 1.1  | 2.2 <sup>(4)</sup> | 2.97                | μF    |
| V                    | СС               | Main regulator output valtage                                | Before trimming                             | 1.21 | 1.27               | 1.32 <sup>(5)</sup> | V     |
| $V_{MREG}$           | CC               | Main regulator output voltage                                | After trimming                              | 1.22 | 1.25               | 1.28                | V     |
| IDD <sub>MREG</sub>  | SR               | Main regulator current provided to V <sub>DD_LV</sub> domain | _                                           | _    | _                  | 300                 | mA    |
| $\Delta IDD_{MREG}$  | SR               | Main regulator current variation                             | 20 μs observation window                    | -100 | _                  | 100                 | mA    |

<sup>1.</sup> All 1.2V pins should be shorted externally on board with minimum resistance and minimum inductance. It is recommended to use a 1.2V plane on which all 1.2V pins are shorted to keep resistance and inductance negligible. Recommended capacitors should be placed very close to the device pins such that parasitic resistance can be reduced. Connection from VDD\_LV pin to capacitor top plate should not exceed more than 5mohm in resistance and 0.5nH in inductance. Similarly connection from bottom plate of capacitor to PCB ground should not have more than 5mohm resistance and 0.5nH inductance.

- 2.  $V_{DD}$  = 5.0 V ± 10%,  $T_A$  = -40 / 125 °C, unless otherwise specified.
- 3. All values need to be confirmed during device validation.
- 4. Recommended X7R or X5R ceramic -43% / +35% variation, 20% tolerance and 12.5% temperature.
- 5. At power-up condition before trimming.

### 3.12 PMU monitor specifications

#### 3.12.1 Nomenclature

- POR stands for Power On Reset. The POR circuit manages the reset from very low voltage up to its threshold. Cannot be disabled.
- MVD stands for Minimum Voltage Detector. It cannot be disabled by the user and generate a destructive Reset.
- LVD stands for Low Voltage Detector. It can be disabled by the user.
- HVD stands for High Voltage Detector. It can be disabled by the user.
- **UVD** stands for Upper Voltage Detector. It cannot be disabled by the user and generate a destructive reset.

| Domain monitor | Voltage        | Name     | Segment                                                                                                                            | Lower limit                                                                                                                                                                                                                                                                                              | Upper limit                                                                                                                                             |
|----------------|----------------|----------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|                | Power On Reset | POR041   | R041 Core  D098 Flash  D108 Core  D140 Core  Flash  R200 Core  Core  D270 Flash  Core  Flash  Core  D400 Core  D400 Core  D400 ADC | 0.39 V                                                                                                                                                                                                                                                                                                   | 0.95 V                                                                                                                                                  |
|                |                | M)/D000  | Core                                                                                                                               | 1.045 V                                                                                                                                                                                                                                                                                                  | 1.095 V                                                                                                                                                 |
|                | Low            | MVD096   | Flash                                                                                                                              | 1.045 V                                                                                                                                                                                                                                                                                                  | 1.095 V                                                                                                                                                 |
| 1.2 V          |                | LVD108   | Core                                                                                                                               | 1.125 V                                                                                                                                                                                                                                                                                                  | V 0.95 V<br>V 1.095 V<br>V 1.095 V<br>V 1.175 V<br>V 1.405 V<br>V 1.445 V<br>V 2.400 V<br>V 2.826 V<br>V 2.999 V<br>V 2.999 V<br>V 2.999 V<br>V 4.332 V |
|                |                | HVD140   | Core                                                                                                                               | 1.355 V                                                                                                                                                                                                                                                                                                  | 1.405 V                                                                                                                                                 |
|                | High           | LIVD145  | R041                                                                                                                               |                                                                                                                                                                                                                                                                                                          |                                                                                                                                                         |
|                |                | 000143   | Flash                                                                                                                              | 1.045 V 1.095 V 1.125 V 1.175 V 1.355 V 1.405 V 1.395 V 1.445 V 1.395 V 2.400 V 2.694 V 2.826 V 2.881 V 2.999 V 2.881 V 2.999 V 2.881 V 2.999 V                                                                                                                                                          |                                                                                                                                                         |
|                | Power On Reset | POR200   | Core                                                                                                                               | 1.820 V                                                                                                                                                                                                                                                                                                  | 2.400 V                                                                                                                                                 |
|                |                | M\/D270  | Core                                                                                                                               | 2.694 V                                                                                                                                                                                                                                                                                                  | 2.826 V                                                                                                                                                 |
|                |                | IVIVD210 | Flash                                                                                                                              | 2.694 V                                                                                                                                                                                                                                                                                                  | 2.826 V                                                                                                                                                 |
| 3.3 V          | Low            |          | Core                                                                                                                               | Core 1.045 V 1.095 V Flash 1.045 V 1.095 V Core 1.125 V 1.175 V Core 1.355 V 1.405 V Core 1.395 V 1.445 V Flash 1.395 V 1.445 V Core 1.820 V 2.400 V Core 2.694 V 2.826 V Flash 2.694 V 2.826 V Flash 2.881 V 2.999 V Flash 2.881 V 2.999 V ADC 2.881 V 2.999 V Core 3.660 V 3.840 V ADC 4.128 V 4.332 V | 2.999 V                                                                                                                                                 |
|                |                | LVD290   | Flash                                                                                                                              | 2.881 V                                                                                                                                                                                                                                                                                                  | 2.999 V                                                                                                                                                 |
|                |                |          | ADC                                                                                                                                | 2.881 V                                                                                                                                                                                                                                                                                                  | 2.999 V                                                                                                                                                 |
|                | High           | HVD400   | Core                                                                                                                               | 3.660 V                                                                                                                                                                                                                                                                                                  | 3.840 V                                                                                                                                                 |
| 5 V            | Low            | LVD400   | ADC                                                                                                                                | 4.128 V                                                                                                                                                                                                                                                                                                  | 4.332 V                                                                                                                                                 |
| 5 v            | High           | UVD600   | Core                                                                                                                               | 0.39 V 0.95 V 1.045 V 1.095 V 1.045 V 1.095 V 1.125 V 1.175 V 1.355 V 1.405 V 1.395 V 1.445 V 1.395 V 1.445 V 1.820 V 2.400 V 2.694 V 2.826 V 2.881 V 2.999 V 2.881 V 2.999 V 2.881 V 2.999 V 3.660 V 3.840 V 4.128 V 4.332 V                                                                            | 5.942 V                                                                                                                                                 |

Table 25. Trimmed (PVT) values

#### 3.12.2 Power up/down sequencing

For proper device functioning please adhere to the following power sequence:

 $V_{DD\_HV\_ADC\_TSENS}$  supply should always be greater than or equal to  $V_{REFH\_ADC}$  supply. During power-up, all functional terminals are maintained in a known state as described in the following table.

Table 26. Functional terminals state during power-up and reset

| TERMINAL<br>type <sup>(1)</sup> | POWER-UP <sup>(2)</sup><br>pad state | RESET pad state               | DEFAULT<br>pad state <sup>(3)</sup> | Comments                                                     |
|---------------------------------|--------------------------------------|-------------------------------|-------------------------------------|--------------------------------------------------------------|
| PORST                           | Strong pull-<br>down <sup>(4)</sup>  | Weak pull-down                | Weak pull-down                      | Power-on reset pad                                           |
| ESR0 <sup>(5)</sup>             | Strong pull-down                     | Strong pull-down              | Weak pull-up                        | Functional reset pad                                         |
| ESR1                            | Weak pull-up                         | Weak pull-up                  | Weak pull-up                        | _                                                            |
| TEST_MODE                       | Weak pull-down                       | Weak pull-down <sup>(6)</sup> | Weak pull-down <sup>(6)</sup>       | _                                                            |
| GPIO                            | High impedance                       | High impedance                | High impedance                      | _                                                            |
| ANALOG                          | High impedance                       | High impedance                | High impedance                      | _                                                            |
| ERROR[0]                        | High impedance                       | High impedance                | High impedance                      | During functional reset, pad state can be overridden by FCCU |
| TRST                            | High impedance                       | Weak pull-down                | Weak pull-down                      | _                                                            |
| TCK                             | High impedance                       | Weak pull-down                | Weak pull-down                      | _                                                            |



|                                 |                                      |                 | <b>O</b> 1                          | ,        |
|---------------------------------|--------------------------------------|-----------------|-------------------------------------|----------|
| TERMINAL<br>type <sup>(1)</sup> | POWER-UP <sup>(2)</sup><br>pad state | RESET pad state | DEFAULT<br>pad state <sup>(3)</sup> | Comments |
| TMS                             | Weak pull-up                         | Weak pull-up    | Weak pull-up                        | _        |
| TDI                             | Weak pull-up                         | Weak pull-up    | Weak pull-up                        | _        |
| TDO                             | High impedance                       | High impedance  | High impedance                      | _        |

Table 26. Functional terminals state during power-up and reset (continued)

- 1. Refer to pinout information for terminal type
- 2. POWER-UP state is guaranteed from  $V_{DD\_HV\_IO} > V_{DD\_POR}$  and maintained until supply crosses the power-on reset thresholds  $V_{PORUP\_LV}$  for LV supply and  $V_{PORUP\_HV}$  for high voltage supply.
- 3. Before software configuration
- 4. Pull-down and pull-up strengths are provided in Table 13: I/O pull-up/pull-down DC electrical characteristics
- 5. Unlike ESR0, ESR1 is provided as a normal GPIO and implements weak pull-up during power-up.
- 6. An internal pull-down is implemented on the TESTMODE pin to prevent the device from entering test mode if the package TESTMODE pin is not connected. It is recommended to connect the TESTMODE pin to V<sub>SS HV IO</sub> on the board for maximum robustness, but not required. The value of TESTMODE is latched at the negation of reset and has no affect afterward. The device will not exit functional reset with the TESTMODE pin asserted during power-up. The TESTMODE pin can be connected externally directly to ground without any other components.

#### 3.13 Platform Flash controller configuration

Table 27. Wait states versus system clock frequency<sup>(1)</sup>

| Read Wait State Control (RWSC) | System clock frequency (MHz) <sup>(2)</sup> |
|--------------------------------|---------------------------------------------|
| 0b00000                        | 0 - 30 MHz                                  |
| 0b00001                        | 30 - 60 MHz                                 |
| 0b00010                        | 60 - 90 MHz                                 |
| 0b00011                        | 90 - 121 MHz                                |
| 0b00100                        | 121 - 140 MHz                               |

RWSC is a field in the Flash memory of the PFCR register used to specify the wait states for address pipelining and read/write accesses.

# 3.14 Flash memory electrical characteristics

Table 28 shows the program and erase characteristics.

<sup>2.</sup> Values to be confirmed by silicon validation.

Table 28. Flash memory program and erase specifications

|                            | Table 20. Flash men                                                                           | Value                                   |   |      |                               |                 |                  |        |                            |   |          |
|----------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------|---|------|-------------------------------|-----------------|------------------|--------|----------------------------|---|----------|
| Symbol                     | Characteristics <sup>(1)(2)</sup>                                                             | (3)                                     |   | Init | ial max                       |                 | Typical          | 1      | etime<br>ax <sup>(5)</sup> |   | Unit     |
|                            |                                                                                               | Typ <sup>(3)</sup> C 25 °C All temp (7) |   | С    | end of<br>life <sup>(4)</sup> | < 1 K<br>cycles | ≤100 K<br>cycles | С      |                            |   |          |
| t <sub>dwprogram</sub>     | Double Word (64 bits) program time [Packaged part]                                            | 43                                      | С | 130  |                               | _               | 140              | 5      | 600                        | С | μs       |
| t <sub>pprogram</sub>      | Page (256 bits) program time                                                                  | 72                                      | С | 240  | _                             | _               | 240              | 10     | 000                        | С | μs       |
| t <sub>pprogrameep</sub>   | Page (256 bits) program time<br>Data Flash - EEPROM<br>(partition 1) [Packaged part]          | 83                                      | С | 264  | _                             | _               | 276              | 10     | 000                        | С | μs       |
| t <sub>qprogram</sub>      | Quad Page (1024 bits)<br>program time                                                         | 263                                     | С | 1040 | 1200                          | Р               | 850              | 20     | 000                        | С | μs       |
| t <sub>qprogrameep</sub>   | Quad Page (1024 bits)<br>program time Data Flash -<br>EEPROM (partition 1)<br>[Packaged part] | 285                                     | С | 1140 | 1320                          | Р               | 978              | 2000   |                            | С | μs       |
| t <sub>16kpperase</sub>    | 16 KB block pre-program and erase time                                                        | 150                                     | С | 1000 | 1000                          | Р               | 190              | 2000 — |                            | С | ms       |
| t <sub>32kpperase</sub>    | 32 KB block pre-program and erase time                                                        | 200                                     | С | 1000 | 1000                          | Р               | 230              | 2000   | _                          | С | ms       |
| t <sub>64kpperase</sub>    | 64 KB block pre-program and erase time                                                        | 300                                     | С | 1000 | 1000                          | Р               | 420              | 2000   | _                          | С | ms       |
| t <sub>256kpperase</sub>   | 256 KB block pre-program and erase time                                                       | 900                                     | С | 2000 | 3000                          | Р               | 1600             | 5000   | _                          | С | ms       |
| t <sub>16kprogram</sub>    | 16 KB block program time                                                                      | 34                                      | С | 45   | 50                            | Р               | 40               | 1000   | _                          | С | ms       |
| t <sub>32kprogram</sub>    | 32 KB block program time                                                                      | 67                                      | С | 90   | 100                           | Р               | 75               | 2000   | _                          | С | ms       |
| t <sub>64kprogram</sub>    | 64 KB block program time                                                                      | 135                                     | С | 175  | 200                           | Р               | 150              | 3000   | _                          | С | ms       |
| t <sub>256kprogram</sub>   | 256 KB block program time                                                                     | 540                                     | С | 700  | 850                           | Р               | 590              | 4000   | _                          | С | ms       |
| t <sub>16kprogrameep</sub> | Program 16 KB Data Flash -<br>EEPROM (partition 1)<br>[Packaged part]                         | 39                                      | С | 52   | 58                            | Р               | 64               | 1000   |                            | С | ms       |
| t <sub>16keraseeep</sub>   | Erase 16 KB Data Flash -<br>EEPROM (partition 1)<br>[Packaged part]                           | 160                                     | O | 1000 | 1000                          | Р               | 400              | 5000   |                            | С | ms       |
| t <sub>tr</sub>            | Program rate <sup>(8)</sup>                                                                   | 2.2                                     | C | 2.8  | 3.40                          | С               | 2.4              | _      |                            | С | s/M<br>B |
| t <sub>pr</sub>            | Erase rate <sup>(8)</sup>                                                                     | 3.5                                     | С | 8.0  | 12.0                          | С               | 6.4              | _      |                            | С | s/M<br>B |
| t <sub>ffprogram</sub>     | Full flash programming time <sup>(9)</sup>                                                    | 3.3                                     | С | 4.2  | 5.2                           | Р               | 3.0              | 16     | _                          | С | s        |
| t <sub>fferase</sub>       | Full flash erasing time <sup>(9)</sup>                                                        | 6.0                                     | С | 15.0 | 19.0                          | Р               | 6.8              | 20     | _                          | С | s        |



Table 28. Flash memory program and erase specifications (continued)

|                       |                                                             |                    | Value           |              |                    |   |                               |                                |                  |   |      |  |    |
|-----------------------|-------------------------------------------------------------|--------------------|-----------------|--------------|--------------------|---|-------------------------------|--------------------------------|------------------|---|------|--|----|
| Symbol                | Characteristics <sup>(1)(2)</sup>                           | (2)                |                 | Initial max  |                    |   | Typical                       | Lifetime<br>max <sup>(5)</sup> |                  |   | Unit |  |    |
|                       |                                                             | Typ <sup>(3)</sup> | <sup>3)</sup> C | 25 °C<br>(6) | All<br>temp<br>(7) | С | end of<br>life <sup>(4)</sup> | < 1 K<br>cycles                | ≤100 K<br>cycles | С |      |  |    |
| t <sub>ESRT</sub>     | Erase suspend request rate <sup>(10)</sup>                  | 500                | Т               | _            | _                  | _ | _                             | -                              | _                |   | μs   |  |    |
| t <sub>PSRT</sub>     | Program suspend request rate <sup>(10)</sup>                | 30                 | Т               | _            | _                  | _ | _                             | -                              | _                |   | _    |  | μs |
| t <sub>AMRT</sub>     | Array Integrity Check - Margin<br>Read suspend request rate | 15                 | Т               | _            | _                  | _ | _                             | _                              |                  | _ | μs   |  |    |
| t <sub>PSUS</sub>     | Program suspend latency <sup>(11)</sup>                     | _                  | _               | _            | _                  | _ | _                             |                                | 15               | Т | μs   |  |    |
| t <sub>ESUS</sub>     | Erase suspend latency <sup>(11)</sup>                       | _                  | _               | _            | _                  | _ | _                             | ;                              | 30               | Т | μs   |  |    |
| t <sub>AIC0S</sub>    | Array Integrity Check (1.5 MB, sequential) <sup>(12)</sup>  | 15                 | Т               | _            | _                  | _ | _                             | _                              | _                | _ | ms   |  |    |
| t <sub>AIC256KS</sub> | Array Integrity Check (256 KB, sequential) <sup>(12)</sup>  | 2.5                | Т               | _            | _                  | _ | _                             | _                              | _                | _ | ms   |  |    |
| t <sub>AIC0P</sub>    | Array Integrity Check (1.5 MB, proprietary) <sup>(12)</sup> | 2.0                | Т               | _            | _                  | _ | _                             | _                              | _                | _ | S    |  |    |
| t <sub>MR0S</sub>     | Margin Read (1.5 MB, sequential) <sup>(12)</sup>            | 75                 | Т               | _            | _                  | _ | _                             | _                              | _                | _ | ms   |  |    |
| t <sub>MR256KS</sub>  | Margin Read (256 KB, sequential) <sup>(12)</sup>            | 12.5               | Т               | _            | _                  | _ | _                             | _                              | _                | _ | ms   |  |    |

- 1. Characteristics are valid both for Data Flash and Code Flash, unless specified in the characteristics column.
- 2. Actual hardware programming times; this does not include software overhead.
- 3. Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization.
- 4. Typical End of Life program and erase times represent the median performance and assume nominal supply values. Typical End of Life program and erase values may be used for throughput calculations. These values are characteristic, but not tested.
- Lifetime maximum program & erase times apply across the voltages and temperatures and occur after the specified number of program/erase cycles. These maximum values are characterized but not tested or guaranteed.
- 6. Initial factory condition: < 100 program/erase cycles, 20 °C < TJ < 30 °C junction temperature, and nominal (± 2%) supply voltages. These values are verified at production testing.
- Initial maximum "All temp" program and erase times provide guidance for time-out limits used in the factory and apply for less than or equal to 100 program or erase cycles, -40 °C < TJ < 150 °C junction temperature, and nominal (± 2%) supply voltages. These values are verified at production testing.
- 8. Rate computed based on 256 KB sectors.
- 9. Only code sectors, not including EEPROM.
- 10. Time between suspend resume and next suspend. Value stated actually represents Min value specification.
- 11. Timings guaranteed by design.
- 12. AIC is done using system clock, thus all timing is dependent on system frequency and number of wait states. Timing in the table is calculated at max frequency.

t<sub>DR100k</sub>

Years

All the Flash operations require the presence of the system clock for internal synchronization. About 50 synchronization cycles are needed: this means that the timings of the previous table can be longer if a low frequency system clock is used.

Value Characteristics<sup>(1)</sup> **Symbol** Unit С С Min Typ 16 KB CODE Flash endurance 10 100 Kcycles N<sub>CER16K</sub>  $N_{\text{CER32K}}$ 32 KB CODE Flash endurance 10 100 **Kcycles** 10 100 N<sub>CER64K</sub> 64 KB CODE Flash endurance **Kcycles** 256 KB CODE Flash endurance 1 100 **Kcycles** N<sub>CER256K</sub> N<sub>DER16K</sub> 16 KB EEPROM Flash endurance 100 **Kcycles** Minimum data retention Blocks with 0 - 1,000 P/E cycles 25 Years t<sub>DR1k</sub> Minimum data retention Blocks with 1,001 - 10,000 P/E cycles 15 Years t<sub>DR10k</sub>

Table 29. Flash memory Life Specification

#### 3.15 PLL0/PLL1 electrical characteristics

Minimum data retention Blocks with 10,001 - 100,000 P/E cycles

The device provides a phase-locked loop (PLL0) as well as a frequency-modulated phase-locked loop (PLL1) module to generate a fast system clock from the main oscillator driver.

15

| Symbol                          |    | C Parameter |                                                | Conditions <sup>(1)</sup>                                                |       | Unit |        |       |
|---------------------------------|----|-------------|------------------------------------------------|--------------------------------------------------------------------------|-------|------|--------|-------|
| Syllib                          | וכ | J           | Farameter                                      | Conditions                                                               | Min   | Тур  | Max    | Oilit |
| f <sub>PLLIN</sub>              | SR | _           | PLL1 reference clock <sup>(2)</sup>            | _                                                                        | 37.5  |      | 78.125 | MHz   |
| $\Delta_{PLLIN}$                | SR |             | PLL1 reference clock duty cycle <sup>(2)</sup> | _                                                                        | 35    | _    | 65     | %     |
| f <sub>PLLOUT</sub>             | СС | D           | PLL1 output clock frequency                    | _                                                                        | 4.762 | _    | 625    | MHz   |
| f <sub>VCO</sub> <sup>(3)</sup> | СС | Р           | VCO frequency                                  | _                                                                        | 600   | _    | 1250   | MHz   |
| t <sub>LOCK</sub>               | СС | Р           | PLL1 lock time                                 | Stable oscillator (f <sub>PLLIN</sub> = 16 MHz)                          |       | _    | 50     | μs    |
| $\Delta t_{STJIT}$              | СС | Т           | PLL1 short term jitter                         | f <sub>PLLIN</sub> = 16 MHz (resonator),<br>f <sub>PLLCLK</sub> @ 64 MHz |       | _    | 1.8    | ns    |
| I <sub>PLL</sub>                | СС | С           | PLL1 consumption                               | T <sub>A</sub> = 25 °C                                                   | _     | _    | 5      | mA    |

Table 30. PLL1 electrical characteristics



<sup>1.</sup> Program and erase cycles supported across specified temperature specs.

<sup>1.</sup>  $V_{DD}$  = 3.3 V ± 10% / 5.0 V ± 10%,  $T_A$  = -40 to 125 °C, unless otherwise specified.

<sup>2.</sup> PLLIN clock retrieved directly from FXOSC clock. Input characteristics are granted when oscillator is used in functional mode. When bypass mode is used, oscillator input clock should verify  $f_{PLLIN}$  and  $\Delta_{PLLIN}$ .

<sup>3.</sup> Frequency modulation is considered ±2%.

Table 31. PLL0 electrical characteristics

| Symbo               | . I | С | Parameter                                      | Conditions <sup>(1)</sup>                                                |       | Unit |      |      |
|---------------------|-----|---|------------------------------------------------|--------------------------------------------------------------------------|-------|------|------|------|
| Symbo               | וכ  | C | raiailletei                                    | Conditions                                                               | Min   | Тур  | Max  | Oiii |
| f <sub>PLLIN</sub>  | SR  | _ | PLL0 reference clock <sup>(2)</sup>            | _                                                                        | 8     |      | 56   | MHz  |
| $\Delta_{PLLIN}$    | SR  |   | PLL0 reference clock duty cycle <sup>(2)</sup> | _                                                                        | 30    |      | 70   | %    |
| f <sub>PLLOUT</sub> | СС  | D | PLL0 output clock frequency                    | _                                                                        | 4.762 | _    | 625  | MHz  |
| f <sub>VCO</sub>    | СС  | Р | VCO frequency                                  |                                                                          | 600   |      | 1250 | MHz  |
| t <sub>LOCK</sub>   | СС  | Ρ | PLL0 lock time                                 | Stable oscillator (f <sub>PLLIN</sub> = 16 MHz)                          |       |      | 100  | μs   |
| $\Delta t_{STJIT}$  | СС  | Т | PLL0 short term jitter                         | f <sub>sys</sub> maximum                                                 | -150  |      | 150  | ps   |
| $\Delta t_{LTJIT}$  | СС  | Т | PLL0 long term jitter                          | f <sub>PLLIN</sub> = 16 MHz (resonator),<br>f <sub>PLLCLK</sub> @ 64 MHz | -1    |      | 1    | ns   |
| I <sub>PLL</sub>    | СС  | С | PLL0 consumption                               | T <sub>A</sub> = 25 °C                                                   |       |      | 5    | mA   |

<sup>1.</sup>  $V_{DD}$  = 3.3 V ± 10% / 5.0 V ± 10%,  $T_A$  = -40 to 125 °C, unless otherwise specified.

## 3.16 External oscillator (XOSC) electrical characteristics

Table 32. External Oscillator electrical specifications<sup>(1)</sup>

| Symbo                | .I | С | Parameter                                                   | Conditions                             | V                      | Unit                   |       |
|----------------------|----|---|-------------------------------------------------------------|----------------------------------------|------------------------|------------------------|-------|
| Symbo                | וע | J | Parameter                                                   | Conditions                             | Min                    | Max                    | Oilit |
|                      |    |   |                                                             | _                                      | 4                      | 8                      |       |
| f <sub>XTAL</sub>    | СС | D | Crystal Frequency Range <sup>(2)</sup>                      | _                                      | >8                     | 20                     | MHz   |
|                      |    |   |                                                             | _                                      | >20                    | 40                     |       |
| t <sub>cst</sub>     | СС | Т | Crystal start-up time (3),(4)                               | T <sub>J</sub> = 150 °C                | _                      | 5                      | ms    |
| t <sub>rec</sub>     | СС | _ | Crystal recovery time <sup>(5)</sup>                        | _                                      | _                      | 0.5                    | ms    |
| V <sub>IHEXT</sub>   | СС | D | EXTAL input high voltage (External Reference)               | $V_{REF} = 0.28 \times V_{DD\_HV\_IO}$ | V <sub>REF</sub> + 0.6 | _                      | V     |
| V <sub>ILEXT</sub>   | СС | D | EXTAL input low voltage <sup>(6),(7)</sup>                  | $V_{REF} = 0.28 \times V_{DD\_HV\_IO}$ | _                      | V <sub>REF</sub> - 0.6 | V     |
| C <sub>S_EXTAL</sub> | СС | Т | Total on-chip stray capacitance on EXTAL pin <sup>(8)</sup> | QFP                                    | 6.0                    | 8.0                    | pF    |
| C <sub>S_XTAL</sub>  | СС | Т | Total on-chip stray capacitance on XTAL pin <sup>(8)</sup>  | QFP                                    | 6.0                    | 8.0                    | pF    |

<sup>2.</sup> PLLIN clock retrieved directly from FXOSC clock. Input characteristics are granted when oscillator is used in functional mode. When bypass mode is used, oscillator input clock should verify  $f_{PLLIN}$  and  $\Delta_{PLLIN}$ .

| Symbo              | s.i | C Parameter Conditions |                                                                     | ٧                                    | alue                       | Unit |      |      |  |
|--------------------|-----|------------------------|---------------------------------------------------------------------|--------------------------------------|----------------------------|------|------|------|--|
| Symbo              | Ji  | C                      | Farameter                                                           | C0                                   | nunums                     | Min  | Max  |      |  |
|                    |     | Р                      |                                                                     |                                      | f <sub>XTAL</sub> ≤ 8 MHz  | 2.2  | 12.1 |      |  |
|                    | СС  | D                      | Oscillator Transconductance (3.3 V)                                 | T <sub>J</sub> = -40 °C<br>to 150 °C | f <sub>XTAL</sub> ≤ 20 MHz | 7    | 28.6 | mA/V |  |
| a                  |     | D                      | ,                                                                   |                                      | f <sub>XTAL</sub> ≤ 40 MHz | 9.7  | 37.4 |      |  |
| 9 <sub>m</sub>     |     | Р                      |                                                                     | - 40.00                              | f <sub>XTAL</sub> ≤ 8 MHz  | 2.6  | 11.0 |      |  |
|                    | СС  | D                      |                                                                     | 10 100 0                             | f <sub>XTAL</sub> ≤ 20 MHz | 7.9  | 26.0 | mA/V |  |
|                    |     | D                      |                                                                     |                                      | f <sub>XTAL</sub> ≤ 40 MHz | 10.4 | 34.0 |      |  |
| V <sub>EXTAL</sub> | СС  | D                      | Oscillation Amplitude on the EXTAL pin after startup <sup>(9)</sup> | T <sub>J</sub> = -40 °C to 150 °C    |                            | 0.5  | 1.6  | V    |  |
| V <sub>HYS</sub>   | СС  | D                      | Comparator Hysteresis                                               | T <sub>J</sub> = 150 °C              |                            | 0.1  | 1.0  | V    |  |
| I <sub>XTAL</sub>  | СС  | D                      | XTAL current <sup>(10)</sup>                                        | T <sub>J</sub>                       | = 150 °C                   | _    | 14   | mA   |  |

Table 32. External Oscillator electrical specifications<sup>(1)</sup> (continued)

- 1. All oscillator specifications are valid for  $V_{DD\_HV\_IO}$  = 3.0 V 5.5 V.
- 2. The range is selectable by UTEST miscellaneous DCF clients XOSC LF EN and XOSC EN 40MHZ.
- 3. This value is determined by the crystal manufacturer and board design.
- 4. Proper PC board layout procedures must be followed to achieve specifications.
- Crystal recovery time is the time for the oscillator to settle to the correct frequency after adjustment of the integrated load capacitor value.
- 6. This parameter is guaranteed by design rather than 100% tested.
- 7. Applies to an external clock input and not to crystal mode.
- 8. See crystal manufacturer's specification for recommended load capacitor (C<sub>L</sub>) values. The external oscillator requires external load capacitors when operating from 8 MHz to 16 MHz. Account for on-chip stray capacitance (C<sub>S EXTAL</sub>/C<sub>S XTAL</sub>) and PCB capacitance when selecting a load capacitor value. When operating at 20 MHz/40 MHz, the integrated load capacitor value is selected via S/W to match the crystal manufacturer's specification, while accounting for on-chip and PCB capacitance.
- 9. Amplitude on the EXTAL pin after startup is determined by the ALC block, i.e., the Automatic Level Control Circuit. The function of the ALC is to provide high drive current during oscillator startup, but reduce current after oscillation in order to reduce power, distortion, and RFI, and to avoid over-driving the crystal. The operating point of the ALC is dependent on the crystal value and loading conditions.
- 10. I<sub>XTAL</sub> is the oscillator bias current out of the XTAL pin with both EXTAL and XTAL pins grounded. This is the maximum current during startup of the oscillator. The current after oscillation is typically in the 2-3 mA range and is dependent on the load and series resistance of the crystal. Test circuit is shown in *Figure 12*. The ALC block is the Automatic Level Control Circuit. The function of the ALC is to provide high drive current during oscillator startup, but reduce current after oscillation in order to reduce power, distortion, and RFI, and to avoid overdriving the crystal.



49/77

8-40MHz EXTERNAL
OSCILLATOR (XOSC) DRIVER

Off chip

Cx
vsssyn

Cy

Crystal or Resonator

Figure 11. Crystal/Resonator Connections

Table 33. Selectable load capacitance

| Table 00: Ocicotabl               | e load capacitance                                                   |
|-----------------------------------|----------------------------------------------------------------------|
| load_cap_sel[4:0] from DCF record | Capacitance offered on EXTAL/XTAL<br>(Cx and Cy) <sup>(1)</sup> (pF) |
| 00000                             | 1.032                                                                |
| 00001                             | 1.976                                                                |
| 00010                             | 2.898                                                                |
| 00011                             | 3.823                                                                |
| 00100                             | 4.751                                                                |
| 00101                             | 5.679                                                                |
| 00110                             | 6.605                                                                |
| 00111                             | 7.536                                                                |
| 01000                             | 8.460                                                                |
| 01001                             | 9.390                                                                |
| 01010                             | 10.317                                                               |
| 01011                             | 11.245                                                               |
| 01100                             | 12.173                                                               |
| 01101                             | 13.101                                                               |
| 01110                             | 14.029                                                               |
| 01111                             | 14.957                                                               |
|                                   |                                                                      |

<sup>1.</sup> Values are determined from simulation with a tolerance of ±15%.



Figure 12. Test circuit

### 3.17 Internal RC oscillator (16 MHz) electrical characteristics

The device provides a 16 MHz internal RC oscillator. This is used as the default clock at the power-up of the device.

Value **Symbol** С **Conditions** Unit **Parameter** Min Тур Max  $f_{\text{Target}}$ CC D IRC target frequency 16 MHz IRC frequency variation without temperature  $\delta f_{var\_noT}$ CC Ρ -8 +8 % compensation IRC frequency variation with temperature Т CC  $T_{.l}$  < 150 °C -2  $\delta f_{var\ T}$ compensation Т IRC software trimming accuracy Trimming temperature -1 +1 %  $\delta f_{\text{var SW}}$ Factory trimming T Startup time to reach within f<sub>var noT</sub> CC 5 us t<sub>start noT</sub> already applied Factory trimming CC Т Startup time to reach within  $f_{var}$  T 120 μs t<sub>start\_T</sub> already applied CC Current consumption on 5 V power supply 400 μΑ After t<sub>start T</sub> I<sub>AVDD5</sub> After t<sub>start\_T</sub> CC Current consumption on 1.2 V power supply 175 μΑ I<sub>DVDD12</sub>

Table 34. Internal RC oscillator electrical specifications

### 3.18 ADC electrical characteristics

#### 3.18.1 Introduction

The device provides a 12-bit Successive Approximation Register (SAR) analog-to-digital converter.

Offset error (E<sub>O</sub>) Gain error (E<sub>G</sub>) 4095 4094 4093 4092 4091 1 LSB ideal = V<sub>DD\_ADC</sub> / 4096 4090 code out (1) Example of an actual transfer curve (2) The ideal transfer curve (3) Differential non-linearity error (DNL) (4) Integral non-linearity error (INL) (5) Center of a step of the actual transfer curve 1 LSB (ideal) 2 4089 4090 4091 4092 4093 4094 4095  $V_{in(A)}$  (LSB<sub>ideal</sub>) Offset error (E<sub>O</sub>)

Figure 13. ADC characteristic and error definitions

### 3.18.2 ADC electrical characteristics

Table 35. ADC input leakage current

| Symbol           |    | Parameter                                     | C                       | onditions            | Va  | Unit |      |
|------------------|----|-----------------------------------------------|-------------------------|----------------------|-----|------|------|
|                  |    | raiailletei                                   |                         | Min                  | Max |      |      |
| I <sub>LKG</sub> | CC | Input leakage current, two ADC channels input | T <sub>J</sub> < 40 °C  | No current injection | _   | 70   | nA   |
| 'LKG             |    | with weak pull-up and weak pull-down          | T <sub>J</sub> < 150 °C | on adjacent pin      |     | 220  | 11/4 |

**Table 36. ADC conversion characteristics** 

| Symbol                              |     | С | Parameter                                                      | Conditions                                                                                                                                             | Valu                                  | e                     | Unit         |
|-------------------------------------|-----|---|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------|--------------|
| Symbol                              |     | C | Parameter                                                      | Conditions                                                                                                                                             | Min                                   | Max                   | Onit         |
| V <sub>IN</sub>                     | SR  |   | ADC input signal                                               | $0 < V_{IN} < V_{DD\_HV\_IO}$                                                                                                                          | V <sub>SS_HV_ADR</sub> <sup>(1)</sup> | V <sub>REFH_ADC</sub> | V            |
| f <sub>ADCK</sub>                   | SR  | Р | Clock frequency                                                | _                                                                                                                                                      | 7.5                                   | 12                    | MHz          |
| t <sub>ADCPRECH</sub>               | SR  | Т | ADC precharge time                                             | _                                                                                                                                                      | 83                                    | _                     | ns           |
| V <sub>PRECH</sub>                  | SR  | D | Precharge voltage                                              | _                                                                                                                                                      | _                                     | 0.25                  | V            |
| ΔV <sub>INTREF</sub>                | СС  |   | Internal reference voltage precision                           | Applies to all internal reference points (V <sub>SS_HV_ADR</sub> , 1/3 × V <sub>REFH_ADC</sub> , 2/3 × V <sub>REFH_ADC</sub> , V <sub>REFH_ADC</sub> ) | -0.20                                 | 0.20                  | V            |
| t <sub>ADCSAMPLE</sub>              | SR  | Р | ADC sample time                                                | SAR – 12-bit configuration                                                                                                                             | 0.5                                   | _                     | μs           |
| +                                   | SR  | Р | ADC evaluation                                                 | 12-bit configuration (12 clock cycles)                                                                                                                 | 1.000                                 | _                     |              |
| t <sub>ADCEVAL</sub>                |     | D | time                                                           | 10-bit configuration (10 clock cycles)                                                                                                                 | 0.833                                 | _                     | μs           |
| I <sub>ADCREFH</sub> <sup>(2)</sup> | СС  | С | ADC high<br>reference current<br>(average across all<br>codes) | Run mode                                                                                                                                               | _                                     | 15                    | μА           |
|                                     |     |   |                                                                | Power Down mode                                                                                                                                        | _                                     | 1                     |              |
|                                     | 0.0 | - | VDD_HV_ADC_TS                                                  | Run mode                                                                                                                                               | _                                     | 4.0                   |              |
|                                     | СС  | Р | ENS power supply current                                       | Power Down mode                                                                                                                                        |                                       | 0.03                  | mA           |
| TUE <sub>12</sub>                   | CC  | Т | Total unadjusted error in 12-bit configuration                 | V <sub>REFH_ADC</sub> > 3 V                                                                                                                            | -6                                    | 6                     | LSB<br>(12b) |

Table 36. ADC conversion characteristics (continued)

| Symbol             |    | С | Parameter                                                                        | Conditions                                                                                                                                                             | Valu                                                                                                                                              | ne    | Unit         |  |
|--------------------|----|---|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------|--|
| Symbol             |    | ) | Parameter                                                                        | Conditions                                                                                                                                                             | Min                                                                                                                                               | Max   | Unit         |  |
|                    |    | D |                                                                                  | $\begin{aligned} & V_{\text{IN}} < V_{\text{DD\_HV\_ADC\_TSENS}} \\ & V_{\text{REFH\_ADC}} - V_{\text{DD\_HV\_ADC\_TSENS}} \\ & \in [0:25 \text{ mV}] \end{aligned}$   | ı                                                                                                                                                 | ±1    |              |  |
|                    |    | D |                                                                                  | $V_{IN} < V_{DD\_HV\_ADC\_TSENS}$ $V_{REFH\_ADC} - V_{DD\_HV\_ADC\_TSENS}$ $\in [25:50 \text{ mV}]$                                                                    | -                                                                                                                                                 | ±2.0  |              |  |
|                    |    | D |                                                                                  | $V_{IN} < V_{DD\_HV\_ADC\_TSENS}$ $V_{REFH\_ADC} - V_{DD\_HV\_ADC\_TSENS}$ $\in [50:75 \text{ mV}]$                                                                    | _                                                                                                                                                 | ±3.5  |              |  |
|                    | ,  | D | TUE degradation                                                                  | $\begin{aligned} & V_{\text{IN}} < V_{\text{DD\_HV\_ADC\_TSENS}} \\ & V_{\text{REFH\_ADC}} - V_{\text{DD\_HV\_ADC\_TSENS}} \\ & \in [75:100 \text{ mV}] \end{aligned}$ |                                                                                                                                                   | ±6.0  |              |  |
| ΔTUE <sub>12</sub> | СС | D | due to V <sub>REFH_ADC</sub> offset with respect to V <sub>DD_HV_ADC_TSENS</sub> | $\begin{array}{l} V_{DD\_HV\_ADC\_TSENS} \leq V_{IN} \leq \\ V_{REFH\_ADC} \\ V_{REFH\_ADC} = V_{DD\_HV\_ADC\_TSENS} \\ \in [0:25 \text{ mV}] \end{array}$             | _                                                                                                                                                 | ±2.5  | LSB<br>(12b) |  |
|                    |    | D |                                                                                  | V <sub>DD_HV_ADC_TSENS</sub> < V <sub>IN</sub> <<br>V <sub>REFH_ADC</sub><br>V <sub>REFH_ADC</sub> - V <sub>DD_HV_ADC_TSENS</sub><br>∈ [25:50 mV]                      | -                                                                                                                                                 | ±4.0  |              |  |
|                    | _  |   | D                                                                                |                                                                                                                                                                        | V <sub>DD_HV_ADC_TSENS</sub> < V <sub>IN</sub> <<br>V <sub>REFH_ADC</sub><br>V <sub>REFH_ADC</sub> - V <sub>DD_HV_ADC_TSENS</sub><br>∈ [50:75 mV] | _     | ±7.0         |  |
|                    |    | D |                                                                                  | V <sub>DD_HV_ADC_TSENS</sub> < V <sub>IN</sub> <<br>V <sub>REFH_ADC</sub><br>V <sub>REFH_ADC</sub> - V <sub>DD_HV_ADC_TSENS</sub><br>∈ [75:100 mV]                     | _                                                                                                                                                 | ±12.0 |              |  |
| DNL                | СС | Р | Differential non-<br>linearity                                                   | _                                                                                                                                                                      | -1                                                                                                                                                | 2     | LSB (12b)    |  |

<sup>1.</sup>  $V_{SS\_HV\_ADR}$  is connected to exposed pad for the device.

<sup>2.</sup> The consumption values are given after power-up when steady state is reached. Extra consumption of up to 2 mA can be required during internal circuitry setup.

INTERNAL CIRCUIT SCHEME

VDD Channel Selection Sampling

CP1 RSW1 Channel Selection Switch Impedance

RSW1 Channel Selection Switch Impedance

RADSampling Switch Impedance

CP Pin Capacitance (two contributions, CP1 and CP2)

CS Sampling Capacitance

RCM Common mode resistance

This figure can be used as approximation circuitry for external filtering definition.

Figure 14. ADC analog input circuit

C<sub>P1</sub> Pad capacitance -10 pF

 $C_{P2}$  Internal routing capacitance SARn channels 2 pF

C<sub>S</sub> SAR ADC sampling capacitance - 3 pF

 $R_{SW1}$  Analog switches resistance SARn channels 1.8  $k\Omega$ 

 $R_{AD}\,\text{ADC}$  input analog switches resistance - 800  $\Omega$ 

 $R_{CM}$  Common mode resistance - 8  $k\Omega$ 

### 3.19 Temperature sensor

The following table describes the temperature sensor electrical characteristics.

Table 37. Temperature sensor electrical characteristics

| Symbol                 | ı      | С | Parameter                                         | Conditions              |     | Unit |     |       |  |
|------------------------|--------|---|---------------------------------------------------|-------------------------|-----|------|-----|-------|--|
| Symbol                 | Symbol |   | Parameter                                         | Conditions              | Min | Тур  | Max | Oint  |  |
| T <sub>SENS</sub>      | СС     | Р | Sensitivity                                       | _                       | _   | 5.18 | _   | mV/°C |  |
| T <sub>ACC</sub>       | СС     | Р | Accuracy                                          | T <sub>J</sub> < 150 °C | -3  | _    | 3   | °C    |  |
| I <sub>TEMP_SENS</sub> | СС     | С | V <sub>DD_HV_ADC_TSENS</sub> power supply current | _                       | _   | _    | 700 | μА    |  |

# 3.20 JTAG interface timings

Table 38. JTAG pin AC electrical characteristics

| No. | Symbol                                |   | Parameter                                               | Conditions | Min | Max | Unit |
|-----|---------------------------------------|---|---------------------------------------------------------|------------|-----|-----|------|
| 1   | $t_{JCYC}$                            | D | TCK cycle time                                          | _          | 100 | _   | ns   |
| 2   | t <sub>JDC</sub>                      | D | TCK clock pulse width (measured at V <sub>DDC</sub> /2) | _          | 40  | 60  | %    |
| 3   | t <sub>TCKRISE</sub>                  | D | TCK rise and fall times (40%-70%)                       | _          | _   | 3   | ns   |
| 4   | $t_{TMSS}$ , $t_{TDIS}$               | D | TMS, TDI data setup time                                | _          | 5   |     | ns   |
| 5   | t <sub>TMSH</sub> , t <sub>TDIH</sub> | D | TMS, TDI data hold time                                 | _          | 5   | _   | ns   |
| 6   | t <sub>DOV</sub>                      | D | TCK low to TDO data valid                               | _          | _   | 30  | ns   |
| 7   | t <sub>TDOI</sub>                     | D | TCK low to TDO data invalid                             | _          | 0   | _   | ns   |
| 8   | t <sub>TDOHZ</sub>                    | D | TCK low to TDO high impedance                           | _          | _   | 30  | ns   |
| 9   | t <sub>BSDV</sub>                     | D | TCK falling edge to output valid                        | _          | _   | 50  | ns   |
| 10  | t <sub>BSDVZ</sub>                    | D | TCK falling edge to output valid out of high impedance  | _          | _   | 50  | ns   |
| 11  | t <sub>BSDHZ</sub>                    | D | TCK falling edge to output high impedance               | _          | _   | 50  | ns   |
| 12  | t <sub>BSDST</sub>                    | D | Boundary scan input valid to TCK rising edge            | _          | 50  | _   | ns   |
| 13  | t <sub>BSDHT</sub>                    | D | TCK rising edge to boundary scan input invalid          | _          | 50  | _   | ns   |

Figure 15. JTAG test clock input timing



Figure 16. JTAG test access port timing





Figure 17. JTAG boundary scan timing

## 3.21 Nexus interface timing

Table 39. Nexus debug port timing<sup>(1)</sup>

|    | 01                  |    |                         |                     |                      |      |                                 |
|----|---------------------|----|-------------------------|---------------------|----------------------|------|---------------------------------|
| #  | # Symbol C          |    | Symbol C Characteristic |                     | Val                  | Unit |                                 |
| #  | Symbo               | וע | د                       |                     |                      | Max  | Ullit                           |
| 7  | t <sub>EVTIPW</sub> | СС | Р                       | EVTI pulse width    | 4                    | _    | t <sub>CYC</sub> <sup>(2)</sup> |
| 8  | t <sub>EVTOPW</sub> | CC | Ρ                       | EVTO pulse width    | 40                   | 1    | ns                              |
| 9  | t <sub>TCYC</sub>   | СС | D                       | TCK cycle time      | 2 <sup>(3),(4)</sup> | 1    | t <sub>CYC</sub> <sup>(2)</sup> |
| 11 | t <sub>NTDIS</sub>  | СС | D                       | TDI data setup time | 5                    |      | ns                              |
| 12 | t <sub>NTDIH</sub>  | СС | D                       | TDI data hold time  | 5                    | _    | ns                              |
| 13 | t <sub>NTMSS</sub>  | СС | D                       | TMS data setup time | 5                    | 1    | ns                              |
| 14 | t <sub>NTMSH</sub>  | CC | D                       | TMS data hold time  | 5                    | _    | ns                              |

| Table 39. N | lexus debug | port timing <sup>(1)</sup> | (continued) |
|-------------|-------------|----------------------------|-------------|
|-------------|-------------|----------------------------|-------------|

| # S | Cumb  | Symbol C Ch |   | Characteristic                                                                 | Value |     | Unit  |
|-----|-------|-------------|---|--------------------------------------------------------------------------------|-------|-----|-------|
| #   | Symbo | וכ          |   | Characteristic                                                                 |       | Max | Offic |
| 15  | _     | CC          | D | TDO propagation delay from falling edge of TCK <sup>(5)</sup>                  | _     | 16  | ns    |
| 16  | _     | СС          | D | TDO hold time with respect to TCK falling edge (minimum TDO propagation delay) | 2.25  | _   | ns    |

- Nexus timing specified at V<sub>DD\_HV\_IO\_JTAG</sub> = 4.0 V to 5.5 V, and maximum loading per pad type as specified in the I/O section of the data sheet.
- 2. t<sub>CYC</sub> is system clock period.
- 3. Achieving the absolute minimum TCK cycle time may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual peripheral frequency being used. To ensure proper operation TCK frequency should be set to the peripheral frequency divided by a number greater than or equal to that specified here.
- 4. This is a functionally allowable feature. However, it may be limited by the maximum frequency specified by the Absolute minimum TCK period specification.
- 5. Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay.

Figure 18. Nexus event trigger and test clock timings





Figure 19. Nexus TDI, TMS, TDO timing

## 3.22 DSPI CMOS master mode timing

### 3.22.1 Classic timing

Table 40. DSPI CMOS master classic timing (full duplex and output only) – MTFE =  $0^{(1)}$ 

| щ                  | Symbol             |      | •              | Ob and standards | Condition  Pad drive <sup>(3)</sup> Load (C <sub>L</sub> ) |                           | Value <sup>(2)</sup> |              | I I mid |  |  |
|--------------------|--------------------|------|----------------|------------------|------------------------------------------------------------|---------------------------|----------------------|--------------|---------|--|--|
| #                  |                    |      | С              | Characteristic   |                                                            |                           | Min                  | Max          | Unit    |  |  |
| 1                  | +                  | СС   | D              | SCK cycle time   | SCK drive strength                                         |                           |                      |              |         |  |  |
| '                  | <sup>I</sup> SCK   |      |                | SON Cycle time   | Very strong                                                | 25 pF                     | 75                   | _            | ns      |  |  |
| 2                  |                    | 00 5 |                | DCS to SCK dolov | SCK and PCS dr                                             | ive strength              |                      |              |         |  |  |
|                    | t <sub>CSC</sub> C | CC   | l <sub>D</sub> | PCS to SCK delay | Very strong                                                | 25 pF                     | 50                   | _            | ns      |  |  |
|                    |                    |      |                |                  |                                                            |                           | SCK and PCS dr       | ive strength |         |  |  |
| 3 t <sub>A</sub> s | t <sub>ASC</sub>   | CC   | D              | After SCK delay  | Very strong                                                | PCS = 0 pF<br>SCK = 50 pF | 53                   | _            | ns      |  |  |

Table 40. DSPI CMOS master classic timing (full duplex and output only) – MTFE =  $0^{(1)}$  (continued)

| #  | C:                                   | h a l | •                            | Chave staviatio               | Condition                |                        | Value <sup>(2)</sup>                             |                        | Unit           |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
|----|--------------------------------------|-------|------------------------------|-------------------------------|--------------------------|------------------------|--------------------------------------------------|------------------------|----------------|--------------------|--------------------|------------------|----|---|----|----|---|---|---|--------------------|-------------|-------|----|---|----|
| #  | Symbol                               |       | С                            | Characteristic                | Pad drive <sup>(3)</sup> | Load (C <sub>L</sub> ) | Min                                              | Max                    | Jill           |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
| 4  | +                                    | СС    | ר                            | SCK duty cycle <sup>(4)</sup> | SCK drive strength       |                        |                                                  |                        |                |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
| 4  | t <sub>SDC</sub>                     | CC    |                              | SCK duty cycle.               | Very strong              | 0 pF                   | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> - 2 | $^{1}/_{2}t_{SCK} + 2$ | ns             |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
|    | PCS strobe timing                    |       |                              |                               |                          |                        |                                                  |                        |                |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
| 5  | +                                    | СС    | ר                            | PCSx to PCSS                  | PCS and PCSS of          | drive strength         |                                                  |                        |                |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
| 3  | t <sub>PCSC</sub>                    |       |                              | time <sup>(5)</sup>           | Very strong              | 25 pF                  | 25                                               | _                      | ns             |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
| 6  | 4                                    | CC    | _                            | 1                             | 1                        | -                      | PCSS to PCSx                                     | PCS and PCSS of        | drive strength |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
| 6  | t <sub>PASC</sub>                    | СС    | D                            | time <sup>(5)</sup>           | Very strong              | 25 pF                  | 25                                               | _                      | ns             |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
|    | SIN setup time                       |       |                              |                               |                          |                        |                                                  |                        |                |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
| 7  | +                                    | СС    | ר                            | SIN setup time to             | SCK drive streng         | th                     |                                                  |                        |                |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
| ′  | t <sub>SUI</sub>                     | CC    |                              | ט                             | ט                        | D                      | D                                                |                        |                |                    | ט                  | ט                | ט  | ט | ט  | טן | ט | ט | ט | SCK <sup>(6)</sup> | Very strong | 25 pF | 32 | _ | ns |
|    |                                      |       |                              |                               | SIN hol                  | d time                 |                                                  |                        |                |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
| 8  | +                                    | CC    | 7                            | 7                             | C D                      | CC D                   | C D                                              |                        | )              | 7                  | SIN hold time from | SCK drive streng | th |   |    |    |   |   |   |                    |             |       |    |   |    |
| 0  | t <sub>HI</sub>                      |       |                              |                               |                          |                        |                                                  |                        |                | SCK <sup>(6)</sup> | Very strong        | 0 pF             | 0  | _ | ns |    |   |   |   |                    |             |       |    |   |    |
|    |                                      |       |                              | S                             | OUT data valid tim       | e (after SCK ed        | ge)                                              |                        |                |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
| 9  | +                                    | СС    | D                            | SOUT data valid               | SOUT and SCK of          | drive strength         |                                                  |                        |                |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
| 9  | t <sub>SUO</sub> CC                  |       | time from SCK <sup>(7)</sup> | Very strong                   | 25 pF                    | _                      | 5                                                | ns                     |                |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
|    | SOUT data hold time (after SCK edge) |       |                              |                               |                          |                        |                                                  |                        |                |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
| 10 | t                                    | СС    | D                            | SOUT data hold                | SOUT and SCK of          | drive strength         |                                                  |                        |                |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |
|    | t <sub>HO</sub>                      |       | U                            | time after SCK <sup>(7)</sup> | Very strong              | 25 pF                  | 2                                                | _                      | ns             |                    |                    |                  |    |   |    |    |   |   |   |                    |             |       |    |   |    |

- 1. Protocol clock is 40 MHz and all pads are configured as very strong.
- 2. All timing values for output signals in this table are measured to 50% of the output voltage.
- 3. Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation.
- t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time.
- 5. PCSx and PCSS using same pad configuration.
- 6. Input timing assumes an input slew rate of 1 ns (10% 90%) and uses TTL / Automotive voltage thresholds.
- 7. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value



Figure 20. DSPI CMOS master mode – classic timing, CPHA = 0





PCSx tpasc t

Figure 22. DSPI PCS strobe (PCSS) timing (master mode)

### 3.22.2 Modified timing

Table 41. DSPI CMOS master modified timing (full duplex and output only) – MTFE =  $1^{(1)}$ 

| # | Symbol               |        | _ | Characteristic      | Condi                    | Condition                 |                                                  | 2)                                               | Unit         |                |   |                     |             |       |
|---|----------------------|--------|---|---------------------|--------------------------|---------------------------|--------------------------------------------------|--------------------------------------------------|--------------|----------------|---|---------------------|-------------|-------|
| # |                      |        | C | Characteristic      | Pad drive <sup>(3)</sup> | Load (C <sub>L</sub> )    | Min                                              | Max                                              | Unit         |                |   |                     |             |       |
| 1 | +                    | СС     | П | SCK cycle time      | SCK drive streng         | gth                       |                                                  |                                                  |              |                |   |                     |             |       |
| ' | tsck                 |        |   | SON Cycle time      | Very strong              | 25 pF                     | 50                                               | _                                                | ns           |                |   |                     |             |       |
| 2 | 4                    | СС     | П | PCS to SCK delay    | SCK and PCS d            | rive strength             |                                                  |                                                  |              |                |   |                     |             |       |
| _ | t <sub>csc</sub>     |        |   | FCS to SCR delay    | Very strong              | 25 pF                     | 50                                               | _                                                | ns           |                |   |                     |             |       |
|   |                      |        |   |                     | SCK and PCS d            | rive strength             |                                                  |                                                  |              |                |   |                     |             |       |
| 3 | t <sub>ASC</sub>     | CC     | D | After SCK delay     | Very strong              | PCS = 0 pF<br>SCK = 50 pF | 53                                               | _                                                | ns           |                |   |                     |             |       |
| 4 |                      | СС     | _ | _                   | Г                        | П                         | SCK duty cycle <sup>(4)</sup>                    | SCK drive strength                               |              |                |   |                     |             |       |
| 4 | t <sub>SDC</sub>     |        |   | SCR duty cycle.     | Very strong              | 0 pF                      | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> - 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | ns           |                |   |                     |             |       |
|   |                      |        |   |                     | PCS strob                | e timing                  |                                                  |                                                  |              |                |   |                     |             |       |
| 5 | t                    | СС     | D | PCSx to PCSS        | PCS and PCSS             | drive strength            |                                                  |                                                  |              |                |   |                     |             |       |
| J | t <sub>PCSC</sub>    |        |   | time <sup>(5)</sup> | Very strong              | 25 pF                     | 25                                               | _                                                | ns           |                |   |                     |             |       |
| 6 | t                    | ر<br>د | ח | ח                   | D                        | D                         | CC D                                             | PCSS to PCSx                                     | PCS and PCSS | drive strength |   |                     |             |       |
|   | t <sub>PASC</sub>    |        |   |                     |                          |                           |                                                  |                                                  |              |                | D | time <sup>(5)</sup> | Very strong | 25 pF |
|   |                      |        |   |                     | SIN setu                 | ıp time                   |                                                  |                                                  |              |                |   |                     |             |       |
| 7 | to                   | СС     | D | SIN setup time to   | SCK drive streng         | gth                       |                                                  |                                                  |              |                |   |                     |             |       |
| Ĺ | t <sub>SUI</sub>     | SUI CC |   | SCK                 | Very strong              | 25 pF                     | 20                                               | _                                                | ns           |                |   |                     |             |       |
|   |                      |        |   |                     | SIN hol                  | d time                    |                                                  |                                                  |              |                |   |                     |             |       |
| 8 | + 60                 | СС     | D | SIN hold time from  | SCK drive strength       |                           |                                                  |                                                  |              |                |   |                     |             |       |
|   | t <sub>HI</sub> CC [ |        |   | SCK                 | Very strong              | 0 pF                      | 0                                                | _                                                | ns           |                |   |                     |             |       |
|   |                      |        |   | SC                  | lge)                     |                           |                                                  |                                                  |              |                |   |                     |             |       |
| 9 | tous                 | СС     | D | SOUT data valid     | SOUT and SCK             | drive strength            |                                                  |                                                  | •            |                |   |                     |             |       |
|   | t <sub>SUO</sub>     |        |   | time from SCK       | Very strong              | 25 pF                     | _                                                | 6                                                | ns           |                |   |                     |             |       |

Table 41. DSPI CMOS master modified timing (full duplex and output only) – MTFE =  $1^{(1)}$  (continued)

| 44 | # Symbol                             |    | C Characteristic |                | Condi                    | tion                   | Value <sup>(2)</sup> |              | Linit          |  |  |  |
|----|--------------------------------------|----|------------------|----------------|--------------------------|------------------------|----------------------|--------------|----------------|--|--|--|
| #  |                                      |    | C                | Characteristic | Pad drive <sup>(3)</sup> | Load (C <sub>L</sub> ) | Min                  | Max          | Unit           |  |  |  |
|    | SOUT data hold time (after SCK edge) |    |                  |                |                          |                        |                      |              |                |  |  |  |
| 10 | 0 + 6                                | СС | ) D              | _              | _                        | _                      | SOUT data hold       | SOUT and SCK | drive strength |  |  |  |
| 10 | ЧO                                   |    | ٦                | time after SCK | Very strong              | 25 pF                  | 2                    | _            | ns             |  |  |  |

- 1. Protocol clock is 40 MHz and all pads are configured as very strong.
- 2. All timing values for output signals in this table are measured to 50% of the output voltage.
- 3. Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation.
- t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time.
- 5. PCSx and PCSS using same pad configuration.

Figure 23. DSPI CMOS master mode - modified timing, CPHA = 0



Figure 24. DSPI CMOS master mode – modified timing, CPHA = 1



Figure 25. DSPI PCS strobe (PCSS) timing (master mode)



SPC574Sx Package information

# 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

## 4.1 eTQFP100 package information



DS10601 Rev 6 67/77

Package information SPC574Sx

Figure 26. eTQFP100 package outline



Table 42. eTQFP100 mechanical data

|                               |      |             | Dime            | nsions |                       |        |  |
|-------------------------------|------|-------------|-----------------|--------|-----------------------|--------|--|
| Ref.                          |      | Millimeters |                 |        | Inches <sup>(1)</sup> |        |  |
|                               | Min  | Тур         | Max             | Min    | Тур                   | Max    |  |
| θ                             | 0°   | 3.5°        | 7°              | 0°     | 3.5°                  | 7°     |  |
| θ1                            | 0°   | _           | _               | 0°     | _                     | _      |  |
| θ2                            | 10°  | 12°         | 14 <sup>o</sup> | 10°    | 12°                   | 14°    |  |
| θ3                            | 10°  | 12°         | 14 <sup>o</sup> | 10°    | 12°                   | 14°    |  |
| A <sup>(2)</sup>              | _    | _           | 1.20            | _      | _                     | 0.0472 |  |
| A1 <sup>(3)</sup>             | 0.05 | _           | 0.15            | 0.0020 | _                     | 0.0059 |  |
| A2 <sup>(2)</sup>             | 0.95 | 1.00        | 1.05            | 0.0374 | 0.0394                | 0.0413 |  |
| b <sup>(4),(5)</sup>          | 0.17 | 0.22        | 0.27            | 0.0067 | 0.0087                | 0.0106 |  |
| b1 <sup>(5)</sup>             | 0.17 | 0.20        | 0.23            | 0.0067 | 0.0078                | 0.0091 |  |
| c <sup>(5)</sup>              | 0.09 | _           | 0.20            | 0.0035 | _                     | 0.0079 |  |
| c1 <sup>(5)</sup>             | 0.09 | _           | 0.16            | 0.0035 | _                     | 0.0063 |  |
| D <sup>(6)</sup>              |      | 16.00       |                 |        | 0.6299                | L      |  |
| D1 <sup>(7),(8)</sup>         |      | 14.00       |                 |        | 0.5512                |        |  |
| D2 <sup>(9)</sup>             | _    | _           | 6.57            | _      | _                     | 0.259  |  |
| D3 <sup>(10)</sup>            | 4.9  | _           | _               | 0.193  | _                     | _      |  |
| е                             |      | 0.50        |                 |        | 0.0197                |        |  |
| E <sup>(6)</sup>              |      | 16.00       |                 |        | 0.6299                |        |  |
| E1 <sup>(7),(8)</sup>         |      | 14.00       |                 |        | 0.5512                |        |  |
| E2 <sup>(9)</sup>             | _    | _           | 6.57            | _      | _                     | 0.259  |  |
| E3 <sup>(10)</sup>            | 4.9  | _           | _               | 0.193  | _                     | _      |  |
| L                             | 0.45 | 0.60        | 0.75            | 0.0177 | 0.0236                | 0.0295 |  |
| L1                            |      | 1.00        |                 | 0.0    |                       | 0.0394 |  |
| N <sup>(11)</sup>             |      | 100         |                 |        | 3.937                 |        |  |
| R1                            | 0.08 | _           | _               | 0.0031 | _                     | _      |  |
| R2                            | 0.08 | _           | _               | 0.0031 | _                     | _      |  |
| S                             | 0.20 | _           | _               | 0.0079 | _                     | _      |  |
| aaa <sup>(12),(13),(14)</sup> |      | 0.20        |                 |        | 0.0079                | 1      |  |
| bbb                           |      | 0.20        |                 |        | 0.0079                |        |  |
| ccc                           |      | 0.08        |                 | 0.0031 |                       |        |  |
| ddd                           |      | 0.08        |                 |        | 0.0031                |        |  |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

<sup>2.</sup> The optional exposed pad is generally coincident with the top or bottom side of the package and not allowed to protrude beyond that surface.



Package information SPC574Sx

- 3. A1 is defined as the distance from the seating plane to the lowest point on the package body.
- 4. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages.
- 5. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.
- 6. To be determined at seating datum plane C.
- 7. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm.
- 8. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are maximum plastic body size dimensions including mold mismatch.
- 9. Dimensions D2 and E2 show the maximum exposed metal area on the package surface where the exposed pad is located (if present). It includes all metal protrusions from exposed pad itself.
- 10. Dimensions D3 and E3 show the minimum solderable area, defined as the portion of exposed pad which is guaranteed to be free from resin flashes/bleeds, bordered by internal edge of inner groove.
- 11. "N" is the number of terminal positions for the specified body size.
- 12. Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994.
- 13. All Dimensions are in millimeters.
- 14. For Symbols, Recommended Values and Tolerances see Table below:

| Symbol | Definition                                                                                                                                                                                                      | Notes                                                                                                                                                                                           |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| aaa    | The tolerance that controls the position of the terminal pattern with respect to Datum A and B. The center of the tolerance zone for each terminal is defined by basic dimension e as related to Datum A and B. | For flange-molded packages, this tolerance also applies for basic dimensions D1 and E1. For packages tooled with intentional terminal tip protrusions, aaa does not apply to those protrusions. |
| bbb    | The bilateral profile tolerance that controls the position of the plastic body sides. The centers of the profile zones are defined by the basic dimensions D and E.                                             |                                                                                                                                                                                                 |
| ccc    | The unilateral tolerance located above the seating plane where in the bottom surface of all terminals must be located.                                                                                          | This tolerance is commonly know as the "coplanarity" of the package terminals.                                                                                                                  |
| ddd    | The tolerance that controls the position of the terminals to each other. The centers of the profile zones are defined by basic dimension e.                                                                     | This tolerance is normally compounded with tolerance zone defined by "b".                                                                                                                       |



# 5 Ordering information

Figure 27. Ordering information scheme



Revision history SPC574Sx

# 6 Revision history

**Table 43. Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22-Sep-2014 | 1        | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 13-Apr-2015 | 2        | Throughout the document:  Editorial and formatting updates  Changed device name from SPC574S60xx, to SPC574Sx  Replaced all occurrences of PLL by PLL0 and FMPLL by PLL1  Renamed VDD_HV_PMC_OSC and VDD_HV_OSC_PMC as VDD_HV_OSC  Renamed VDD_HV_PMC_OSC and VDD_HV_OSC_PMC as VDD_HV_ADC_TSENS  Renamed VDD_HV_ADR and VDD_HV_O_JTAG as VDD_HV_IO  Renamed VDD_HV_ADR as VREFH_ADC  Renamed VSS_HV_IO as VSS  Added Figure 3: 244-ball BGA pinout (top view) and the LFBGA 244 column to Table 3: Cross-mapping between pads and package pins  Table 1: SPC574S60Ex, SPC574S60C2 device feature summary (superset configuration)  For SMPU, description updated to "Yes (8 Regions)"  Footnote 1 "SMPU with process ID support extension" removed  Table 3: SPC574Sx series block summary  Updated function description for Cross triggering unit (CTU)  Added footnote 1 to Table 3: Cross-mapping between pads and package pins  Table 6: Absolute maximum ratings  Added: VDD_HV_OSC, VDD_HV_ADC_TSENS, VREFH_ADC  Removed TJ  Changed IMAXSEG to IMAXSEG (10 rail #0) and IMAXSEG (10 rail #1)  Updated values of: Cycle, VSS, VDD_LV, VDD_HV_IO, VIN, IMAXD, TSDR, TXRAY  Updated values of: Cycle, VSS, VDD_LV, VDD_HV_IO, VDD_HV_OSC, IINJD and IINJA  Table 8: Device operating conditions:  Added: VDD_LV, VDD_HV_XOSC (6)(7), VREFH_ADC - VDD_HV_ADC_TSENS, VIN  Added footnotes 3, 4, 5, and 8.  Updated "Very fast configuration" description in Table 11: I/O pad specification descriptions  Added Input Characteristics section to Table 12: I/O input DC electrical characteristics  Renamed Table 18: I/O output DC characteristics for PAD[4], PAD[9], PAD[11], PAD[16], PAD[47], PAD[5], PAD[56], PAD[62] and PAD_FCCU_F1E to include the pad numbers  Removed CMOS parameters from Table 19: Reset electrical characteristics  Added Table 20: HV supply schemes  Added Table 21: eTQFP100 HV/LV supply decoupling capacitances  Added Table 26: BGA244 HV/LV supply decoupling capacitances  Added Table 28: Package ADC supply decoupling capacitances  Added Table 28: Package ADC supply decoupling |

SPC574Sx Revision history

Table 43. Document revision history (continued)

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13-Apr-2015 | 2        | Updated Table 35: ADC input leakage current Table 36: ADC conversion characteristics  Changed values for I <sub>ADCVDD</sub> IADV_S  Added footnotes for V <sub>SS_HV_ADR</sub> and I <sub>ADCREFH</sub> Removed I <sub>ADCREFL</sub> , TUE <sub>10</sub> Renamed Figure 10 to include BGA244 Added Figure 10: ADC decoupling capacitance/resistance scheme Added Section: Removed subsections of Section 2.2: Pin descriptions with referral to the "Signal description" chapter in the devices' reference manual Added Section 3.4: Electromagnetic compatibility (EMC) Added Section 3.5: Electrostatic discharge (ESD) Updated the tables in Section 3.7: Thermal characteristics Updated Section 3.11: Power management Added Section 3.12: PMU monitor specifications Added Section 3.16: External oscillator (XOSC) electrical characteristics Added Section 3.20: JTAG interface timings Added Section 3.21: Nexus interface timing |
| 11-Jan-2016 | 3        | Figure 1: Block diagram: added missing CMU4 block.  Figure 3: 244-ball BGA pinout (top view): updated pin names for A10, A11, A13, B12, B16, C18, D4, D15, D18, E18, F18, and K18  Table 21: eTQFP100 HV/LV supply decoupling capacitances, Table 25: eTQFP144 HV/LV supply decoupling capacitances and Table 26: BGA244 HV/LV supply decoupling capacitances: correction for VDD_LV_S2 pad name  Table 30: Flash memory program and erase specifications and Table 29: Flash memory Life Specification: removed the mention "(pending silicon Qualification)"  Figure 42: eTQFP100 mechanical data and Figure 49: eTQFP144 mechanical data: updated D2 and E2 values                                                                                                                                                                                                                                                                       |



Revision history SPC574Sx

Table 43. Document revision history (continued)

|             |   | Updated RPNs on the cover page to "SPC574S60E3, SPC574S60E5, SPC574S64E3, SPC574S64E5"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11-Oct-2017 | 4 | Removed references of package "BGA244" throughout the document.  Number of LinFlexD instances updated from 2 to 4  Table 1: SPC574S60Ex, SPC574S60C2 device feature summary (superset configuration):  System SRAM updated from "64 KB" to "96 KB"  Code flash memory updated from "1 MB" to "1.5 MB"  Updated Section:  Updated Figure 1: Block diagram  Updated Table 3: SPC574Sx series block summary:  "PLL0" updated to "Frequency-modulated phase-locked loop (PLL0)"  "AIPS" updated to "PBRIDGE"  For Flash memory, "1M" updated to "1.5M"  For WKPU, external sources updated from "18" to "4"  Updated Figure 2: eTQFP 100-pin configuration:  Pin 29 updated from "VREFH_ADC" to "PC[0]"  Pin 30 updated from "PB[9]" to "VREFH_ADC"  Pin 37 updated from "PC[0]" to "VREFH_ADC"  Pin 38 updated from "PC[0]" to "VREFL_ADC"  Updated Figure 2.2: Pin descriptions:  Pin 6 updated from "VREFH_ADC" to "PC[0]"  Pin 7 updated from "PC[1]" to "VREFL_ADC"  Pin 18 updated from "PC[1]" to "VREFL_ADC"  Pin 19 updated from "PC[1]" to "VREFL_ADC"  Pin 29 updated from "VREFH_ADC TSENS" to "VDD_HV_ADC_TSENS_0"  Pin 29 updated from "VREFH_ADC 1"  Pin 36 updated from "VREFH_ADC 1"  Pin 37 updated from "VREFH_ADC 1"  Pin 38 updated from "VDD_HV_ADC_TSENS" to "VDD_HV_ADC_TSENS_1"  Removed figure "244-ball BGA pinout (top view)" |
|             |   | Updated <i>Table 4: Cross-mapping between pads and package pins</i> :  - Removed PAD[116]  - Added PAD[115]  - For PAD[105], pin value for eTQFP144 updated from "28" to "-"  Updated <i>Figure 8: Power supply scheme for eTQFP100</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

SPC574Sx Revision history

Table 43. Document revision history (continued)

| Date             | Revision             | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date 11-Oct-2017 | Revision  4 (cont'd) | Section 3.11.3: Power Schemes: "QFP100" and "QFP144" updated to "eTQFP100" and "eTQFP144" respectively.  Table 10: Current consumption:  - Updated IDD_LV and IDD_HV values for use case "Full function".  - Added footnote "Values as seen on result are available."  - Updated IDD_LV and IDD_HV values for Self test parallel and semi-parallel  Table 23: Package ADC supply decoupling capacitance:  - Value for Pad "VREFH_ADC_S0" for package "eTQFP100" updated from "29" to "36"  - Value for Pad "VREFH_ADC_S0" for package "eTQFP144" updated from "6" to "16"  - Value for Pad "VREFH_ADC_S1" for package "eTQFP144" updated from "29" to "36"  Table 24: Voltage regulator electrical characteristics: Added footnote "All 1.2V pins0.5nH inductance"  Table 26: Functional terminals state during power-up and reset: For "GPIO", all "Weak pull-up" values changed to "High impedance".  Updated Table 28: Flash memory program and erase specifications  Added Figure 14: ADC analog input circuit  Table 42: eTQFP100 mechanical data,  - D2 and D3 value updated to "6.57"  - E2 and E3 value updated to "4.9"  Table 49: eTQFP144 mechanical data: Min value of D2 and E2 updated to 5.0 |
|                  |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                  |                      | Figure 27: Ordering information scheme:  - Memory "60" updated to "64"  - Package "E4" updated to "E3"  - In temperature classification, removed "D = 4 to 140 °C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                  |                      | <ul><li>Removed package LFBGA244</li><li>Memory updated from "60 = 1MB" to "64 = 1.5MB and 60 = 1MB"</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



Revision history SPC574Sx

Table 43. Document revision history (continued)

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |          | Following are the changes in this release of the document:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 25-Jul-2018 | 5        | Updated the cover page.  Table 1: SPC574Sx device feature summary (superset configuration): Updated the table.  Table 2: SPC574S60Ex, SPC574S64Ex device configuration differences: Added this table.  Section 1.3: Feature overview: Updated the list.  Figure 2.2: Pin descriptions: Updated the figure.  Table 6: Absolute maximum ratings: Updated the table.  Table 8: Device operating conditions: Updated the table.  Table 12: I/O input DC electrical characteristics: Added a note to minimum value of V <sub>IH</sub> .  Table 10: Current consumption: Updated the table.  Table 13: I/O pull-up/pull-down DC electrical characteristics: Updated the table.  Table 19: Reset electrical characteristics: Removed note from below the table.  Section 3.4: Electromagnetic compatibility (EMC): Updated this section.  Section 3.22: DSPI CMOS master mode timing: Added this section.  Figure 27: Ordering information scheme: Updated the figure.  Table 25: Trimmed (PVT) values: Lower limit for POR200 is updated to 1.820 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 14-Feb-2020 | 6        | Changes from rev 5 to rev 6 are listed below:  Deleted all data related to eTQFP144 package including RPN SPC574S60E5 and SPC574S64E5. Removed MCAN2 throughout the document.  Table 8: Device operating conditions: Updated conditions and values for VREFH_ADC symbol  Table 12: I/O input DC electrical characteristics: Updated conditions to be compliant with production tests.  Table 14: Slow configuration I/O output DC characteristics: updated condition from 4.0 V < VDD_HV_IO < 5.5 V to 4.5 V < VDD_HV_IO < 5.5 V for R <sub>OH_S</sub> and R <sub>OL_S</sub> Table 15: Medium configuration I/O output DC characteristics: updated condition from 4.0 V < VDD_HV_IO < 5.5 V to 4.5 V < VDD_HV_IO < 5.5 V for R <sub>OH_M</sub> and R <sub>OL_M</sub> Table 16: Fast configuration I/O output DC characteristics: updated condition from 4.0 V < VDD_HV_IO < 5.5 V to 4.5 V < VDD_HV_IO < 5.5 V for R <sub>OH_F</sub> and R <sub>OL_F</sub> Table 17: Very Fast configuration I/O output DC characteristics: updated condition from 4.0 V < VDD_HV_IO < 5.5 V to 4.5 V < VDD_HV_IO < 5.5 V for R <sub>OH_V</sub> and R <sub>OL_V</sub> Table 19: Reset electrical characteristics:  — Updated conditions to 3.0V < VDD_HV_IO < 3.6 V and to 4.5 V < VDD_HV_IO < 5.5 V for V <sub>IL</sub> — Updated condition to 3.0V < VDD_HV_IO < 5.5 V, VOL > 1.0V and value to 0.2 for IOL_R 1st condition and updated value to 12 for IOL_R 2nd condition.  Table 23: Package ADC supply decoupling capacitance:  Removed the table footnote and added its content under the table since it provides general information.  Table 32: External Oscillator electrical specifications: updated the "C" column for g <sub>m</sub> |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2020 STMicroelectronics - All rights reserved



DS10601 Rev 6 77/77