

# **Multiple Output Trunk PLL**

Advance Information

#### **Features**

- Provides T1 and E1 clocks, and ST-BUS/GCI framing signals locked to an input reference of either 8 kHz (frame pulse), 1.544 MHz (T1), or 2.048 MHz (E1)
- Meets AT & T TR62411 and ETSI ETS 300 011 specifications for a 1.544 MHz (T1), or 2.048 MHz (E1) input reference
- Typical unfiltered intrinsic output jitter is 0.013 UI peak-to-peak
- Jitter attenuation of 15 dB @ 10 Hz, 34 dB @ 100 Hz and 50 dB @ 5 to 40 kHz
- Low power CMOS technology

## **Applications**

- Synchronization and timing control for T1 and E1 digital transmission links
- ST-BUS clock and frame pulse sources
- Primary Trunk Rate Converters

Ordering Information

MT9041AP 28 Pin PLCC

-40°C to +85°C

### Description

The MT9041 is a digital phase-locked loop (PLL) designed to provide timing and synchronization signals for T1 and E1 primary rate transmission links that are compatible with ST-BUS/GCI frame alignment timing requirements. The PLL outputs can be synchronized to either a 2.048 MHz, 1.544 MHz, or 8 kHz reference. The T1 and E1 outputs are fully compliant with AT & T TR62411 (ACCUNET® T1.5) and ETSI ETS 300 011 intrinsic jitter and jitter transfer specifications, respectively, when synchronized to primary reference input clock rates of either 1.544 MHz or 2.048 MHz.

The PLL also provides additional high speed output clocks at rates of 3.088 MHz, 4.096 MHz, 8.192 MHz, and 16.384 MHz for backplane synchronization.



Figure 1 - Functional Block Diagram



Figure 2 - Pin Connections

# **Pin Description**

| Pin# | Name            | Description                                                                                                                                                                                                                                     |  |  |  |  |
|------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1    | V <sub>SS</sub> | Negative Power Supply Voltage. Nominally 0 Volts.                                                                                                                                                                                               |  |  |  |  |
| 2,3  | IC0             | Internal Connection 0. Connect to V <sub>SS.</sub>                                                                                                                                                                                              |  |  |  |  |
| 4    | PRI             | <b>Primary Reference Input (TTL compatible).</b> This input (either 8 kHz, 1.544 MHz, or 2.048 MHz as controlled by the input frequency selection pins) is used as the primary reference source for PLL synchronization.                        |  |  |  |  |
| 5    | $V_{DD}$        | Positive Supply Voltage. Nominally +5 volts.                                                                                                                                                                                                    |  |  |  |  |
| 6    | MCLKo           | <b>Master Clock Oscillator Output.</b> This is a CMOS buffered output used for driving a 20 MHz crystal.                                                                                                                                        |  |  |  |  |
| 7    | MCLKi           | Master Clock Oscillator Input. This is a CMOS input for a 20 MHz crystal or crystal oscillator. Signals should be DC coupled to this pin.                                                                                                       |  |  |  |  |
| 8    | FP8-GCI         | <b>Frame Pulse Output (CMOS compatible).</b> This is an 8 kHz output framing pulse that indicates the start of the active GCI-BUS frame. The pulse width is based upon the period of the 8.192 MHz synchronization clock.                       |  |  |  |  |
| 9    | F00             | Frame Pulse Output (CMOS compatible). This is an 8 kHz output framing pulse that indicates the start of the active ST-BUS frame. The pulse width is based upon the period of the 4.096 MHz synchronization clock. This is an active low signal. |  |  |  |  |
| 10   | FP8-STB         | Frame Pulse Output (CMOS compatible). This is an 8 kHz output framing pulse that indicates the start of the active ST-BUS frame. The pulse width is based upon the period of the 8.192 MHz synchronization clock.                               |  |  |  |  |
| 11   | C1.5            | Clock 1.544 MHz (CMOS compatible). This ouput is a 1.544 MHz (T1) output clock locked to the reference input signal.                                                                                                                            |  |  |  |  |
| 12   | C3              | Clock 3.088 MHz (CMOS compatible). This output is a 3.088 MHz output clock locked to the reference input signal.                                                                                                                                |  |  |  |  |
| 13   | C2              | Clock 2.048 MHz (CMOS compatible). This output is a 2.048 MHz (E1) output clock locked to the reference input signal.                                                                                                                           |  |  |  |  |
| 14   | <del>C</del> 4  | Clock 4.096 MHz (CMOS compatible). This output is a 4.096 MHz output clock locked to the reference input signal.                                                                                                                                |  |  |  |  |
| 15   | V <sub>SS</sub> | Negative Power Supply Voltage. Nominally 0 Volts.                                                                                                                                                                                               |  |  |  |  |
| 16   | C8              | Clock 8.192 MHz (CMOS compatible). This output is an 8.192 MHz output clock locked to the reference input signal.                                                                                                                               |  |  |  |  |

Advance Information MT9041

# **Pin Description (continued)**

| Pin#   | Name     | Description                                                                                                                                                                                                                                                                                                                                                                          |
|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17     | C16      | Clock 16.384 MHz (CMOS compatible). This output is a 16.384 MHz output clock locked to the reference input signal.                                                                                                                                                                                                                                                                   |
| 18     | $V_{DD}$ | Positive Supply Voltage. Nominally +5 volts.                                                                                                                                                                                                                                                                                                                                         |
| 19     | IC0      | Internal Connection 0. Connect to V <sub>SS.</sub>                                                                                                                                                                                                                                                                                                                                   |
| 20     | IC1      | Internal Connection 1. Leave open circuit.                                                                                                                                                                                                                                                                                                                                           |
| 21, 22 | IC0      | Internal Connection 0. Connect to V <sub>SS.</sub>                                                                                                                                                                                                                                                                                                                                   |
| 23     | MS       | Mode Select Input (TTL compatible). This input selects the PLL mode of operation (i.e., NORMAL or FREERUN, see Table 1).                                                                                                                                                                                                                                                             |
| 24, 25 | IC0      | Internal Connection 0. Connect to V <sub>SS</sub>                                                                                                                                                                                                                                                                                                                                    |
| 26     | FSEL2    | Frequency Select - 2 Input (TTL compatible). This input, in conjunction with FSEL1, selects the frequency of the input reference source (i.e., 8 kHz, 1.544 MHz, or 2.048 MHz; see Table 3).                                                                                                                                                                                         |
| 27     | FSEL1    | Frequency Select -1 Input (TTL compatible). This input, in conjunction with FSEL2, selects the frequency of the input reference source (i.e., 8 kHz, 1.544 MHz, or 2.048 MHz; see Table 3).                                                                                                                                                                                          |
| 28     | RST      | <b>Reset (TTL compatible).</b> This input (active LOW) puts the MT9041 in its reset state. To guarantee proper operation, the device must be reset after power-up. The time constant for a power-up reset circuit must be a minimum of five times the rise time of the power supply. In normal operation, the RST pin must be held low for a minimum of 60 nsec to reset the device. |

## **Functional Description**

The MT9041 is a fully digital, phase-locked loop designed to provide timing references to interface circuits for T1 and E1 Primary Rate Digital Transmission links. As shown in Figure 1, the PLL employs a high resolution Digitally Controlled Oscillator (DCO) to generate the T1 and E1 outputs.

The interface circuit on the output of the DCO generates 1.544 MHz (C1.5), 3.088 MHz ( $\overline{\text{C3}}$ ), 2.048 MHz (C2), 4.096 MHz ( $\overline{\text{C4}}$ ), 8.192 MHz (C8), 16.384 MHz (C16), and three 8 kHz frame pulses  $\overline{\text{F0o}}$ , FP8-STB, and FP8-GCI.



Figure 3 - PLL Block Diagram

As shown in Figure 3, the PLL of the MT9041 consists of a phase detector (PD), a loop filter, a high resolution DCO, and a digital frequency divider. The digitally controlled oscillator (DCO) is locked in frequency (n x  $f_{ref}$ ) to one of three possible reference frequencies, configured using pins FSEL1 and FSEL2. The PLL is capable of providing a full range of E1/T1 clock signals synchronized to the primary PRI input. The loop filter is a first order lowpass structure that provides approximately a 2 Hz bandwidth.

### **Modes of Operation**

The MT9041 can operate in one of two modes, NORMAL or FREERUN, as controlled by mode select pin MS (see Table 1).

| MS | Description of Operation |
|----|--------------------------|
| 0  | NORMAL                   |
| 1  | FREERUN                  |

**Table 1- Operating Modes of the MT9041** 

#### **Normal Mode**

There are three possible input frequencies for selection as the primary reference clock. These are 8 kHz, 1.544 MHz or 2.048 MHz. Frequency selection

is controlled by the logic levels of FSEL1 and FSEL2, as shown in Table 2. This variety of input frequencies was chosen to allow the generation of all the necessary T1 and E1 clocks from either a T1, E1 or frame pulse reference source.

| FSEL<br>2 | FSEL<br>1 | Input Reference<br>Frequency |
|-----------|-----------|------------------------------|
| 0         | 0         | Reserved                     |
| 0         | 1         | 8 kHz                        |
| 1         | 0         | 1.544 MHz                    |
| 1         | 01        | 2.048 MHz                    |

Table 2 - Input Frequency Selection of the MT9041

### PLL Measures of Performance

To meet the requirements of AT & T TR62411 and ETSI 300 011, the following PLL performance parameters were measured:

- · locking range and lock time
- free-run accuracy
- intrinsic jitter
- jitter transfer function
- · output jitter spectrum
- wander

#### Locking Range and Lock Time

The locking range of the PLL is the range that the input reference frequency can be deviated from its nominal frequency while the output signals maintain synchronization. The relevant value is usually specified in parts-per-million (ppm). For both the T1 and E1 outputs, lock was maintained while an 8 kHz input was varied between 7900 Hz to 8100 Hz (corresponding to  $\pm 12500$  ppm). This is well beyond the required  $\pm 100$  ppm. The lock range of 12500 ppm also applies to 1.544 MHz and 2.048 MHz reference inputs.

The lock time is a measure of how long it takes the PLL to reach steady state frequency after a frequency step on the reference input signal. The locking time is measured by applying an 8000 Hz signal to the primary reference and an 8000.8 Hz (+100 ppm) to the secondary reference. The output is monitored with a time interval analyzer during slow periodic rearrangements on the reference inputs.

The lock time for both the T1 and E1 outputs is approximately 311 ms, which is well below the required lock time of 1.0 seconds.

Advance Information MT9041

#### Freerun Accuracy

The Freerun accuracy of the PLL is a measure of how accurately the PLL can reproduce the desired output frequency. The freerun accuracy is a function of master clock frequency which must be 20 MHz  $\pm$ 32 ppm in order to meet AT & T TR62411 and ETSI specifications.

#### **Jitter Performance**

The output jitter of a digital trunk PLL is composed of intrinsic jitter, measured using a jitter free reference clock, and frequency dependent jitter, measured by applying known levels of jitter on the references clock. The jitter spectrum indicates the frequency content of the output jitter.

#### **Intrinsic Jitter**

Intrinsic jitter is the jitter added to an output signal by the processing device, in this case the enhanced PLL. Tables 3 and 4 show the average measured intrinsic jitter of the T1 and E1 outputs. Each measurement is an average based upon a  $\pm 100$  ppm deviation (in steps of 20 ppm) on the input reference clock. Jitter on the master clock will increase intrinsic jitter of the device, hence attention to minimization of master clock jitter is required.

#### Jitter Transfer Function

The jitter transfer function is a measure of the transfer characteristics of the PLL to frequency specific jitter on the referenced input of the PLL. It is directly linked to the loop bandwidth and the magnitude of the phase error suppression characteristics of the PLL. It is measured by applying jitter of specific magnitude and frequencies to the input of the PLL, then measuring the magnitude of the output jitter (both filtered and unfiltered) on the T1 or E1 output.

Care must be taken when measuring the transfer characteristics to ensure that critical jitter alias frequencies are included in the measurement (i.e., for digital phase locked loops using an 8 kHz input).

Tables 5 and 6 provide measured results for the jitter transfer characteristics of the PLL for both a 1.544 MHz and 2.048 MHz reference input clock. The transfer characteristics for an 8 kHz reference input will be the same.

Figures 4 and 5 show the jitter attenuation performance of the T1 and E1 outputs plotted against AT & T TR62411 and ETSI requirements, respectively.

| Output Jitter in Ulp-p |                 |                     |                      |                      |  |  |  |  |  |
|------------------------|-----------------|---------------------|----------------------|----------------------|--|--|--|--|--|
| Reference Input        | FLT0 Unfiltered | FLT1<br>10Hz - 8kHz | FLT2<br>10Hz - 40kHz | FLT3<br>8kHz - 40kHz |  |  |  |  |  |
| 8 kHz                  | .011            | .004                | .006                 | .002                 |  |  |  |  |  |
| 1.544 MHz              | .011            | .001                | .002                 | .001                 |  |  |  |  |  |
| 2.048 MHz              | .011            | .001                | .002                 | .001                 |  |  |  |  |  |

Table 3 - Typical Intrinsic Jitter for the T1 Output

Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing.

| Output Jitter in Ulp-p |                 |                       |                        |  |  |  |  |
|------------------------|-----------------|-----------------------|------------------------|--|--|--|--|
| Reference Input        | FLT0 Unfiltered | FLT1<br>20Hz - 100kHz | FLT2<br>700Hz - 100kHz |  |  |  |  |
| 8 kHz                  | .011            | .002                  | .002                   |  |  |  |  |
| 1.544 MHz              | .011            | .002                  | .002                   |  |  |  |  |
| 2.048 MHz              | .011            | .002                  | .002                   |  |  |  |  |

Table 4 - Typical Intrinsic Jitter for the E1 Output

Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing.

|                            |                           | Measured Jitter Output (Ulp-p)                          |            |                                       |                               |  |  |  |
|----------------------------|---------------------------|---------------------------------------------------------|------------|---------------------------------------|-------------------------------|--|--|--|
| Input Jitter<br>Modulation | Input Jitter<br>Magnitude | T1 Refere                                               | ence Input | E1 Reference Input                    |                               |  |  |  |
| Frequency<br>(Hz)          | (Ulp-p)                   | Output Jitter Magnitude (UIp-p) Jitter Attenuation (dB) |            | Output Jitter<br>Magnitude<br>(Ulp-p) | Jitter<br>Attenuation<br>(dB) |  |  |  |
| 10                         | 20                        | 2.42                                                    | 18.34      | 2.41                                  | 18.38                         |  |  |  |
| 20                         | 20                        | 1.62                                                    | 21.83      | 1.618                                 | 21.84                         |  |  |  |
| 40                         | 20                        | .900                                                    | 26.94      | .908                                  | 26.86                         |  |  |  |
| 100                        | 20                        | .375                                                    | 34.54      | .376                                  | 34.52                         |  |  |  |
| 330                        | 10                        | .060                                                    | 44.44      | .060                                  | 44.44                         |  |  |  |
| 500                        | 8                         | .032                                                    | 47.96      | .032                                  | 47.96                         |  |  |  |
| 1000                       | 7                         | .015                                                    | 53.38      | .015                                  | 53.38                         |  |  |  |
| 5000                       | 0.8                       | .003                                                    | 48.52      | .003                                  | 48.52                         |  |  |  |
| 7900                       | 1.044                     | .003                                                    | 50.83      | .003                                  | 50.83                         |  |  |  |
| 7950                       | 1.044                     | .003                                                    | 50.83      | .003                                  | 50.83                         |  |  |  |
| 7980                       | 1.044                     | .003                                                    | 50.83      | .003                                  | 50.83                         |  |  |  |
| 7999                       | 1.044                     | .003                                                    | 50.83      | .003                                  | 50.83                         |  |  |  |
| 8001                       | 1.044                     | .003                                                    | 50.83      | .003                                  | 50.83                         |  |  |  |
| 8020                       | 1.044                     | .003                                                    | 50.83      | .003                                  | 50.83                         |  |  |  |
| 8050                       | 1.044                     | .003                                                    | 50.83      | .003                                  | 50.83                         |  |  |  |
| 8100                       | 1.044                     | .003                                                    | 50.83      | .003                                  | 50.83                         |  |  |  |
| 10000                      | 0.4                       | .003                                                    | 42.50      | .003                                  | 42.50                         |  |  |  |

Table 5 - Typical Jitter Transfer Function for the T1 Output

#### Notes

<sup>1)</sup> For input jitter from 10 kHz to 100 kHz, the jitter attenuation is of such magnitude that intrinsic jitter dominates the output signal, rendering the jitter transfer function unmeasurable.

<sup>2)</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing.

Advance Information MT9041

|                            |                           | Measured Jitter Output (Ulp-p) |               |                                       |                               |  |  |  |
|----------------------------|---------------------------|--------------------------------|---------------|---------------------------------------|-------------------------------|--|--|--|
| Input Jitter<br>Modulation | Input Jitter<br>Magnitude | T1 Refere                      | ence Input    | E1 Reference Input                    |                               |  |  |  |
| Frequency<br>(Hz)          | (Ulp-p)                   |                                |               | Output Jitter<br>Magnitude<br>(Ulp-p) | Jitter<br>Attenuation<br>(dB) |  |  |  |
| 10                         | 1.5                       | .355                           | 12.52         | .351                                  | 12.62                         |  |  |  |
| 20                         | 1.5                       | .186                           | 18.13         | .185                                  | 18.18                         |  |  |  |
| 40                         | 1.5                       | .095                           | 23.97         | .096                                  | 23.88                         |  |  |  |
| 100                        | 1.5                       | .039                           | 31.70         | .039                                  | 31.70                         |  |  |  |
| 200                        | 1.5                       | .021                           | <b>37</b> .08 | .020                                  | 37.50                         |  |  |  |
| 400                        | 1.5                       | .012                           | 41.94         | .012                                  | 41.94                         |  |  |  |
| 1000                       | 1.5                       | .006                           | 47.96         | .007                                  | 46.62                         |  |  |  |
| 7900*                      | 1.044                     | .002                           | 54.35         | .002                                  | 54.35                         |  |  |  |
| 7950*                      | 1.044                     | 002                            | 54.35         | .002                                  | 54.35                         |  |  |  |
| 7980*                      | 1.044                     | .002                           | 54.35         | .002                                  | 54.35                         |  |  |  |
| 7999*                      | 1.044                     | .002                           | 54.35         | .002                                  | 54.35                         |  |  |  |
| 8001*                      | 1.044                     | .002                           | 54.35         | .002                                  | 54.35                         |  |  |  |
| 8020*                      | 1.044                     | .002                           | 54.35         | .002                                  | 54.35                         |  |  |  |
| 8050*                      | 1.044                     | .002                           | 54.35         | .002                                  | 54.35                         |  |  |  |
| 8100*                      | 1.044                     | .002                           | 54.35         | .002                                  | 54.35                         |  |  |  |
| 10000                      | 0.35                      | .004                           | 38.84         | .003                                  | 41.34                         |  |  |  |
| 100000                     | 0.20                      | .004                           | 33.98         | .003                                  | 36.48                         |  |  |  |

Table 6 - Typical Jitter Transfer Function for the E1 Output

#### Notes

<sup>1)</sup> For input jitter from 10 kHz to 100 kHz, the jitter attenuation is of such magnitude that intrinsic jitter dominates the output signal, rendering the jitter transfer function unmeasurable.

<sup>2)</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing.

<sup>\*</sup> Output jitter dominated by intrinsic jitter.



Figure 4 - Typical Jitter Attenuation for T1 Output



Figure 5 - Typical Jitter Attenuation for E1 Output

## **Absolute Maximum Ratings\***- Voltages are with respect to ground (V<sub>SS</sub>) unless otherwise stated.

|   | Parameter                      | Symbol                           | Min                  | Max                  | Units |
|---|--------------------------------|----------------------------------|----------------------|----------------------|-------|
| 1 | Supply Voltage                 | $V_{DD}$                         | -0.3                 | 7.0                  | V     |
| 2 | Voltage on any pin             | V <sub>I</sub>                   | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V     |
| 3 | Input/Output Diode Current     | I <sub>IK/OK</sub>               |                      | ±150                 | mA    |
| 4 | Output Source or Sink Current  | Io                               |                      | ±150                 | mA    |
| 5 | DC Supply or Ground Current    | I <sub>DD</sub> /I <sub>SS</sub> |                      | ±300                 | mA    |
| 6 | Storage Temperature            | T <sub>ST</sub>                  | -55                  | 125                  | °C    |
| 7 | Package Power Dissipation PLCC | $P_{D}$                          |                      | 900                  | mW    |

<sup>\*</sup> Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.

## Recommended Operating Conditions - Voltages are with respect to ground (Vss) unless otherwise stated.

|   | Characteristics       | Sym             | Min      | Тур | Max      | Units | Test Conditions |
|---|-----------------------|-----------------|----------|-----|----------|-------|-----------------|
| 1 | Supply Voltage        | $V_{DD}$        | 4.5      | 5.0 | 5.5      | V     |                 |
| 2 | Input HIGH Voltage    | V <sub>IH</sub> | 2.0      |     | $V_{DD}$ | V     |                 |
| 3 | Input LOW Voltage     | Ş               | $V_{SS}$ |     | 0.8      | V     |                 |
| 4 | Operating Temperature | T <sub>A</sub>  | -40      | 25  | 85       | °C    |                 |

<sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing.

# $\label{eq:DC_Electrical} \textbf{DC_Electrical_Characteristics} \ \ \text{Voltages are with respect to ground (V}_{SS}) \ \text{unless otherwise stated}.$

 $V_{DD} = 5.0 \text{ V} \pm 10\%$ ;  $V_{SS} = 0\text{V}$ ;  $T_A = -40 \text{ to } 85^{\circ}\text{C}$ .

|   |        | Characteristics               | Sym             | Min | Typ <sup>‡</sup> | Max | Units | Test Conditions                  |
|---|--------|-------------------------------|-----------------|-----|------------------|-----|-------|----------------------------------|
| 1 | S U P  | Supply Current                | I <sub>DD</sub> |     | 55               |     | mA    | Under operating condition        |
| 2 | ı      | Input HIGH voltage            | V <sub>IH</sub> | 2.0 |                  |     | ٧     |                                  |
| 3 | N      | Input LOW voltage             | V <sub>IL</sub> |     |                  | 0.8 | ٧     |                                  |
| 4 | 0 :    | Output current HIGH           | I <sub>OH</sub> | -4  |                  |     | mA    | V <sub>OH</sub> =2.4 V           |
| 5 | U<br>T | Output current LOW            | I <sub>OL</sub> | 4   |                  |     | mA    | V <sub>OL</sub> =0.4 V           |
| 6 |        | Leakage current on all inputs | I <sub>IL</sub> |     |                  | 10  | μΑ    | V <sub>IN</sub> =V <sub>SS</sub> |

<sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing.

# AC Electrical Characteristics (see Fig. 6) $^{\dagger}$ -Voltages are with respect to ground (V<sub>SS</sub>) unless otherwise stated.

|    |             | Characteristics                                                    | Sym                   | Min | Typ <sup>‡</sup> | Max | Units | Test Conditions       |
|----|-------------|--------------------------------------------------------------------|-----------------------|-----|------------------|-----|-------|-----------------------|
| 1  |             | 8 kHz reference clock period                                       | t <sub>P8R</sub>      |     | 125              |     | μs    |                       |
| 2  |             | 1.544 MHz reference clock period                                   | t <sub>P15R</sub>     |     | 648              |     | ns    |                       |
| 3  |             | 2.048 MHz reference clock period                                   | t <sub>P20R</sub>     |     | 488              |     | ns    |                       |
| 4  | I<br>N      | Input to output propagation delay with an 8 kHz reference clock    | t <sub>PD8</sub>      |     | 183              |     | ns    | MCLKi = 20.000 000MHz |
| 5  | P<br>U<br>T | Input to output propagation delay with a 1.544 MHz reference clock | t <sub>PD15</sub>     |     | 243              |     | ns    | MCLKi = 20.000 000MHz |
| 6  | S           | Input to output propagation delay with a 2.048 MHz reference clock | t <sub>PD20</sub>     | an  | 183              |     | ns    | MCLKi = 20.000 000MHz |
| 7  |             | Input rise time (except MCLKi)                                     |                       | 6   | 190              | 8   | ns    |                       |
| 8  |             | Input fall time (except MCLKi)                                     | 0,10                  |     |                  | 8   | ns    |                       |
| 9  |             | Delay between C1.5 and C2                                          | t <sub>D-20-15</sub>  | 0   | 18               |     | ns    |                       |
| 10 |             | Frame pulse F0o output pulse width                                 | t <sub>W-F0o</sub>    |     | 244              |     | ns    |                       |
| 11 |             | Frame pulse F0o output rise time                                   | t <sub>R-F0o</sub>    |     | 5                | 9   | ns    | Load = 85pF           |
| 12 |             | Frame pulse F0o output fall time                                   | t <sub>F-F0o</sub>    |     | 5                | 9   | ns    | Load = 85pF           |
| 13 |             | Frame pulse FP8-STB output pulse width                             | t <sub>W-FP8STB</sub> |     | 122              |     | ns    |                       |
| 14 |             | Frame pulse FP8-STB output rise time                               | t <sub>R-FP8STB</sub> |     | 5                | 9   | ns    | Load = 85pF           |
| 15 |             | Frame pulse FP8-STB output fall time                               | t <sub>F-FP8STB</sub> |     | 5                | 9   | ns    | Load = 85pF           |
| 16 | O<br>U      | Frame pulse FP8-GCI output pulse width                             | t <sub>W-FP8GCI</sub> |     | 122              |     | ns    |                       |
| 17 | T<br>P<br>U | Frame pulse FP8-GCI output rise time                               | t <sub>R-FP8GCI</sub> |     | 5                | 9   | ns    | Load = 85pF           |
| 18 | T<br>S      | Frame pulse FP8-GCI output fall time                               | t <sub>F-FP8GCI</sub> |     | 5                | 9   | ns    | Load = 85pF           |
| 19 |             | C1.5 clock period                                                  | t <sub>P-C1.5</sub>   |     | 648              |     | ns    |                       |
| 20 |             | C1.5 clock output rise time                                        | t <sub>RC1.5</sub>    |     | 5                | 9   | ns    | Load = 85pF           |
| 21 |             | C1.5 clock output fall time                                        | t <sub>FC1.5</sub>    |     | 5                | 9   | ns    | Load = 85pF           |
| 22 |             | C1.5 clock output duty cycle                                       |                       |     | 50               |     | %     |                       |
| 23 |             | C3 clock period                                                    | t <sub>P-C3</sub>     |     | 324              |     | ns    |                       |
| 24 |             | C3 clock output rise time                                          | t <sub>RC3</sub>      |     | 5                | 9   | ns    | Load = 85pF           |
| 25 |             | C3 clock output fall time                                          | t <sub>FC3</sub>      |     | 5                | 9   | ns    | Load = 85pF           |
| 26 |             | C3 clock output duty cycle                                         |                       |     | 50               |     | %     |                       |
| 27 |             | C2 clock period                                                    | t <sub>P-C2</sub>     |     | 488              |     | ns    |                       |
| 28 |             | C2 clock output rise time                                          | t <sub>RC2</sub>      |     | 5                | 9   | ns    | Load = 85pF           |
| 29 |             | C2 clock output fall time                                          | t <sub>FC2</sub>      |     | 5                | 9   | ns    | Load = 85pF           |
| 30 |             | C2 clock output duty cycle                                         |                       |     | 50               |     | %     |                       |

MT9041 **Advance Information** 

## AC Electrical Characteristics (see Fig. 6)<sup>†</sup>-Voltages are with respect to ground (V<sub>SS</sub>) unless otherwise stated.

|    |        | Characteristics             | Sym                | Min | Typ <sup>‡</sup> | Max | Units | Test Conditions             |
|----|--------|-----------------------------|--------------------|-----|------------------|-----|-------|-----------------------------|
| 31 |        | C4 clock period             | t <sub>P-C4</sub>  |     | 244              |     | ns    |                             |
| 32 |        | C4 clock output rise time   | t <sub>RC4</sub>   |     | 5                | 9   | ns    | Load = 85pF                 |
| 33 |        | C4 clock output fall time   | t <sub>FC4</sub>   |     | 5                | 9   | ns    | Load = 85pF                 |
| 34 | 0      | C4 clock output duty cycle  |                    |     | 50               |     | %     |                             |
| 35 | U<br>T | C8 clock period             | t <sub>P-C8</sub>  |     | 122              |     | ns    |                             |
| 36 | P      | C8 clock output rise time   | t <sub>RC8</sub>   | A   | 5                | 9   | ns    | Load = 85pF                 |
| 37 | U<br>T | C8 clock output fall time   | t <sub>FC8</sub>   | 0   | 5                | 9   | ns    | Load = 85pF                 |
| 38 | S      | C8 clock output duty cycle  |                    | S   | 50               |     | %     |                             |
| 39 |        | C16 clock period            | t <sub>P-C16</sub> | 5   | 61               |     | ns    |                             |
| 40 |        | C16 clock output rise time  | t <sub>RC16</sub>  |     | 5                | 9   | ns    | Load = 85pF                 |
| 41 |        | C16 clock output fall time  | t <sub>FC16</sub>  |     | 5                | 9   | ns    | Load = 85pF                 |
| 42 |        | C16 clock output duty cycle | W                  | 43  | 50               | 55  | %     | Duty cycle on<br>MCLKi =50% |

<sup>†-</sup>Timing is over recommended temperature & power supply voltages. ‡-Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing.



Figure 6 - Timing Information for MT9041

MT9041 **Advance Information** 

## AC Electrical Characteristics (see Fig. 7)<sup>†</sup> - Voltages are with respect to ground (V<sub>SS</sub>) unless otherwise stated.

|   |   | Characteristics                | Sym                 | Min      | Typ <sup>‡</sup> | Max       | Units | Test Conditions |
|---|---|--------------------------------|---------------------|----------|------------------|-----------|-------|-----------------|
| 1 | С | Master clock input rise time   | t <sub>rMCLKi</sub> |          |                  | 10        | ns    |                 |
| 2 | L | Master clock input fall time   | t <sub>fMCLKi</sub> |          |                  | 10        | ns    |                 |
| 3 | C | Master clock frequency         | t <sub>pMCLKi</sub> | 19.99936 | 20               | 20.000640 | MHz   |                 |
| 4 | K | Duty Cycle of the master clock |                     | 40       | 50               | 60        | %     |                 |

<sup>†</sup> Timing is over recommended temperature & power supply voltages ‡ Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing



Figure 7 - Master Clock Input



http://www.mitelsemi.com

World Headquarters - Canada

Tel: +1 (613) 592 2122 Fax: +1 (613) 592 6909

Asia/Pacific

Tel: +65 333 6193 Fax: +65 333 6192 Europe, Middle East, and Africa (EMEA)

Tel: +44 (0) 1793 518528 Fax: +44 (0) 1793 518581

North America

Tel: +1 (770) 486 0194 Fax: +1 (770) 631 8213

South America

Tel/Fax: +55 (48) 225 2061

Preliminary and Advance Data: Some data sheets carry the designation "Preliminary" or "Advance". Preliminary Information represents the design objective for a device type in development and may be revised without notice before the device reaches production. Advance Information is intended for design guidance purposes and refers to a device type in early production where device characterization is ongoing and information is still subject to change without notice. Current information on the status of Preliminary or Advance programs may be obtained from Mitel Sales Offices, Representatives or Distributors.

Information relating to products and circuits ("Product") furnished herein by Mitel Corporation or its subsidiaries ('Mitel') is believed to be reliable. However, Mitel assumes no liability for errors that may appear in this document, or for liability otherwise arising from the application or use of any such information or Product or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or the purchase of Product conveys any license, either expressed or implied, under patents or other intellectual property rights owned by Mitel or licensed from third parties by Mitel, whatsoever. Purchasers of Product are also hereby notified that the use of Product in certain ways or in combination with Mitel or non-Mitel furnished goods or services may infringe patents or other intellectual property rights owned by Mitel. The Products, their specifications and the information appearing in the document are subject to change by Mitel without notice.

M Mitel (design) and ST-BUS are registered trademarks of MITEL Corporation Mitel Semiconductor is an ISO 9001 Registered Company Copyright 1999 MITEL Corporation All Rights Reserved Printed in CANADA

Publication No. DSXXXX Issue No. 1 September 1995 TECHNICAL DOCUMENTATION - NOT FOR RESALE