# SOLID-STATE DISPLAYS WITH INTEGRAL TTL MSI CIRCUIT CHIP FOR USE IN ALL SYSTEMS REQUIRING A DISPLAY OF BCD DATA

- 6,9-mm (0.270-Inch) Character Height
- TIL308 Has Left Decimal
- TIL309 Has Right Decimal
- Easy System Interface
- Wide Viewing Angle

- Internal TTL MSI Chip With Latch, Decoder, and Driver
- Constant-Current Drive for Light-Emitting Diodes

#### mechanical data

These assemblies consist of display chips and a TTL MSI chip mounted on a header with a red molded plastic body. Multiple displays may be mounted on 11,43-mm (0.450-inch) centers.



NOTES: A. Lead dimensions are not controlled above the seating plane.

- B. Centerlines of character segments and decimal points are shown as dashed lines. Associated dimensions are nominal.
- C. The true-position pin spacing is 2,54 mm (0.100 inch) between centerlines. Each centerline is located with 0,26 mm (0.010 inch) of its true longitudinal position relative to pins 1 and 16.



TEXAS
INSTRUMENTS
POST OFFICE BOX 655303 DALLAS, TEXAS 75265



#### description

These internally-driven seven-segment light-emitting-diode (LED) displays contain a five-bit latch and a decoder/LED driver in a single 16-pin package. A description of the functions of the inputs and outputs of these devices are in the terminal function table.

The TTL MSI circuits contain the equivalent of 78 gates on a single chip. Logic inputs and outputs are completely TTL/DTL compatible. The buffered inputs are implemented with relatively large resistors in series with the bases of the input transistors to lower drive-current requirements to one-half of that required for a standard Series 54/74 TTL input.

Some of the additional features of these displays are as follows:

- Latched BCD and decimal point logic outputs provided to drive logic processors simultaneously with the displayed data
- Minimum number of inputs required . . . 4-line BCD plus decimal point
- Overriding blanking for suppressing entire display or pulse-modulation of LED brightness
- LED test input to simultaneously turn on all display segments and decimal point
- Can be operated in a real-time mode or latched-update-only mode by use of the latch strobe input
- Displays numbers 0 through 9 as well as A, C, E, F, or minus sign
- Can be blanked by entry of BCD 13 or by use of the blanking input
- Decimal point controlled independently with decimal-point latch
- Constant-current-source TTL-LED interface for optimum performance.

The latch outputs except  $Q_{DP}$  are active pullup, and each one, except  $Q_{DP}$ , is capable of driving three standard Series 54/74 loads. The LED driver outputs are designed specifically to maintain a relatively constant on-level current of approximately 7 mA through each LED segment and decimal point. All inputs are diode-clamped to minimize transmission-line effects, thereby simplifying system design. Power dissipation is typically 575 mW with all segments on.

#### **Terminal Functions**

| PIN                                                                                                     |                     | DESCRIPTION                                                                                                                                                                                                                          |  |  |  |  |
|---------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME                                                                                                    | NO.                 | DESCRIPTION                                                                                                                                                                                                                          |  |  |  |  |
| BLANKING Input (BI)                                                                                     | 11                  | When low, will blank (turn off) the entire display. Mus be high for normal operation of the display.                                                                                                                                 |  |  |  |  |
| Latch Data Inputs<br>A, B, C, D, DP                                                                     | 15, 10, 6,<br>7, 12 | Data on these inputs are entered into the latches under the control of the latch strobe input. The binary weights of the inputs are: $A = 1$ , $B = 2$ , $C = 4$ , $D = 8$ . DP is decimal point latch data input.                   |  |  |  |  |
| Latch Outputs<br>Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub> ,<br>Q <sub>DP</sub> | 4, 1, 2, 3,<br>14   | The BCD data that drives the decoder is stored in the five latches and is available at these outputs. The binary weights of the outputs are: $Q_A = 1$ , $Q_B = 2$ , $Q_C = 4$ , $Q_D = 8$ . $Q_{DP}$ is decimal point latch output. |  |  |  |  |
| LATCH STROBE<br>Input (LS)                                                                              | 5                   | When low, the data in latches follow the data on the latch inputs. When high, the data in the latches are held constant and are unaffected by new data on the latch inputs.                                                          |  |  |  |  |
| LED TEST Input (LT)                                                                                     | 13                  | When low, will turn on the entire display, overriding the data in the latches and the blanking input. Must be high for normal operation of the display.                                                                              |  |  |  |  |



SLBS002-D1096, MARCH 1972-REVISED SEPTEMBER 1992

#### **FUNCTION TABLE**

| FUNCTION      | LATCH INPUTS |   |   |   | BLANKING | LATCH OUTPUTS |       |      |       |    | DISPLAY |    |                 |        |        |
|---------------|--------------|---|---|---|----------|---------------|-------|------|-------|----|---------|----|-----------------|--------|--------|
| FUNCTION      | D            | С | В | Α | DP       | STROBE        | INPUT | TEST | $Q_D$ | QC | QB      | QA | Q <sub>DP</sub> | TIL308 | TIL309 |
| 0             | L            | L | L | L | L        | L             | Н     | Н    | L     | L  | L       | L  | L               |        |        |
| 1             | L            | L | L | Н | Н        | L             | Н     | Н    | L     | L  | L       | Н  | Н               | .1     | 1      |
| 2             | L            | L | Н | L | L        | L             | Н     | Н    | L     | L  | Н       | L  | L               | 2      | 2      |
| 3             | L            | L | Н | Н | Н        | L             | Н     | Н    | L     | L  | Н       | Н  | Н               | .∃     | ∃.     |
| 4             | L            | Н | L | L | L        | L             | Н     | Н    | L     | Н  | L       | L  | L               | 4      | 4      |
| 5             | L            | Н | L | Н | Н        | L             | Н     | Н    | L     | Н  | L       | Н  | Н               | .5     | 5.     |
| 6             | L            | Н | Н | L | L        | L             | Н     | Н    | L     | Н  | Н       | L  | L               | 6      | 6      |
| 7             | L            | Н | Н | Н | Н        | L             | Н     | Н    | L     | Н  | Н       | Н  | Н               | ٦.     | ٦.     |
| 8             | Н            | L | L | L | L        | L             | Н     | Н    | Н     | L  | L       | L  | L               | Ħ      | B      |
| 9             | Н            | L | L | Н | Н        | L             | Н     | Н    | Н     | L  | L       | Н  | Н               | .9     | 9.     |
| Α             | Н            | L | Н | L | L        | L             | Н     | Н    | н     | L  | Н       | L  | L               | Ħ      | Ħ      |
| Minus Sign    | Н            | L | Н | Н | Н        | L             | Н     | Н    | Н     | L  | Н       | Н  | Н               |        |        |
| С             | Н            | Н | L | L | L        | L             | Н     | Н    | Н     | Н  | L       | L  | L               | ⊏      | Г      |
| Blank         | Н            | Н | L | Н | Н        | L             | Н     | Н    | Н     | Н  | L       | Н  | Н               |        |        |
| E             | Н            | Н | Н | L | L        | L             | Н     | Н    | Н     | Н  | Н       | L  | L               | Е      | Е      |
| F             | Н            | Н | Н | Н | Н        | L             | Н     | Н    | Н     | Н  | Н       | Н  | Н               | .F     | F.     |
| Blank         | Х            | Χ | Χ | Χ | Χ        | X             | L     | Н    | Х     | Χ  | Χ       | Χ  | Χ               |        |        |
| LED TEST (LT) | Χ            | Χ | Χ | Χ | Х        | Χ             | Х     | L    | Х     | Χ  | Х       | Χ  | Χ               | .⊟     | ₽.     |

H = high level, L = low level, X = irrelevant.

DP input has arbitrarily been shown activated (high) on every other line of the table.

## absolute maximum ratings over operating case temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1): Continuous      | 5.5 V  |
|---------------------------------------------------------------|--------|
| Nonrepetitive peak, t <sub>w</sub> ≤ 100 ms                   | 7 V    |
| Input voltage (see Note 1)                                    | 5.5 V  |
| Operating case temperature range, T <sub>C</sub> (see Note 2) | o 85°C |
| Storage temperature range–25°C t                              | o 85°C |

NOTES: 1. Voltage values are with respect to network ground terminal.

## recommended operating conditions

|                                             |                  |                                                                   | MIN  | NOM | MAX  | UNIT |
|---------------------------------------------|------------------|-------------------------------------------------------------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>             |                  |                                                                   | 4.75 | 5   | 5.25 | V    |
|                                             | Low logic level  | $Q_{DP}$                                                          |      |     | 1    |      |
| Normalilzed fanout from each output, N      | Low logic level  | $Q_A, Q_B, Q_C, Q_D$                                              |      |     | 3    |      |
| (to Series 54/74 integrated circuits)       | High logic level | $Q_{DP}$                                                          |      |     | 3    |      |
|                                             | High logic level | Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub> |      |     | 6    |      |
| Latch strobe pulse duration, t <sub>W</sub> |                  | 45                                                                |      |     | ns   |      |
| Setup time, t <sub>SU</sub>                 | Latch data input | (DP) before latch strobe (LS)↑                                    | 60   |     |      | ns   |
| Hold time, th                               | Latch data input | (DP) after latch strobe (LS)↑                                     | 0    |     |      | ns   |
| Operating case temperature, T <sub>C</sub>  |                  |                                                                   | 0    |     | 70   | °C   |



<sup>2.</sup> Case temperature is the surface temperature of the plastic measured directly over the integrated circuit. Forced-air cooling may be required to maintain this temperature.

## electrical characteristics at 25°C case temperature

|                                | PARAMETER                         | TEST CO                                                           | NDITIONS                   | MIN                       | TYP <sup>†</sup> | MAX  | UNIT  |     |
|--------------------------------|-----------------------------------|-------------------------------------------------------------------|----------------------------|---------------------------|------------------|------|-------|-----|
| VIH                            | High-level input voltage          |                                                                   |                            |                           | 2                |      |       | V   |
| VIL                            | Low-level input voltage           |                                                                   |                            |                           |                  | 0.8  | V     |     |
| ٧ıĸ                            | Input clamp voltage               | V <sub>CC</sub> = 4.75 V,                                         | I <sub>I</sub> = -12 mA    |                           |                  | -1.5 | V     |     |
| Var. High level cutout valters | Q <sub>DP</sub>                   | V <sub>CC</sub> = 4.75 V,                                         | I <sub>OH</sub> = -120 μA  | 2.4                       |                  |      |       |     |
| VOH                            | High-level output voltage         | Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub> | $V_{CC} = 4.75 \text{ V},$ | I <sub>OH</sub> = -240 μA | 2.4              |      |       | V   |
| \/                             | Low-level output voltage          | Q <sub>DP</sub>                                                   | $V_{CC} = 4.75 \text{ V},$ | I <sub>OL</sub> = 1.6 mA  |                  |      | 0.4   | ٧   |
| VOL                            | (see Note 3)                      | $Q_A, Q_B, Q_C, Q_D$                                              | $V_{CC} = 4.75 \text{ V},$ | $I_{OL} = 4.8 \text{ mA}$ |                  |      | 0.4   |     |
| Ц                              | Input current at maximum input vo | $V_{CC} = 5.25 \text{ V},$                                        | V <sub>I</sub> = 5.5 V     |                           |                  | 1    | mA    |     |
| lн                             | High-level input current          |                                                                   | V <sub>CC</sub> = 5.25 V,  | V <sub>I</sub> = 2.4 V    |                  |      | 20    | μΑ  |
| I <sub>I</sub> L               | Low-level input current           |                                                                   | V <sub>CC</sub> = 5.25 V,  | V <sub>I</sub> = 0.4 V    |                  |      | -0.8  | mA  |
|                                | Chart aireasit autaut aureant     | Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub> | Vaa 525 V                  |                           | -9               |      | -27.5 | A   |
| los                            | Short-circuit output current      | Q <sub>DP</sub>                                                   | V <sub>CC</sub> = 5.25 V   |                           | -1               |      | -3.2  | mA  |
| Icc                            | Supply current                    |                                                                   | V <sub>CC</sub> = 5.25 V,  | All inputs at 0 V         |                  | 115  | 180   | mA  |
|                                | Luminous intensity (see Note 4)   | Figure ∄                                                          | V 5 V                      |                           | 700              | 1200 |       |     |
| I <sub>V</sub>                 | Luminous intensity (see Note 4)   | DP Input                                                          | $V_{CC} = 5 \text{ V}$     |                           | 40               | 70   |       | μcd |
| λρ                             | Wavelength at peak emission       |                                                                   | V <sub>C</sub> C = 5 V,    | See Note 5                |                  | 660  |       | nm  |
| Δλ                             |                                   |                                                                   |                            | See Note 5                |                  | 20   |       | nm  |

† All typical values are at V<sub>CC</sub> = 5 V. NOTES: 3. This parameter is measured with the display blanked.

# switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_{C} = 25^{\circ}\text{C}$

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                                                                      | TEST CONDITIONS                                          | MIN | TYP M | AX UNIT |
|------------------|-----------------|-------------------------------------------------------------------------------------|----------------------------------------------------------|-----|-------|---------|
| t <sub>PLH</sub> | A, B, C, D, DP  | 04 05 00 05 055                                                                     | $C_L = 15 \text{ pF}, \qquad R_L = 1.2 \text{ k}\Omega,$ |     | 35    |         |
| t <sub>PHL</sub> | А, В, С, D, DP  | Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub> , Q <sub>DP</sub> | See Figure 1                                             |     | 40    | ns      |

# PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $\,C_L\,$  includes probe and jig capacitance.

- B. All diodes are 1N3064.
- C. Measurements mode with LS input grounded.

Figure 1. Load Circuit



<sup>4.</sup> Luminous intensity is measured with a light sensor and filter combination that approximates the CIE (International Commission on Illumination) eye-response curve.

<sup>5.</sup> These parameters are measured with all LED segments and the decimal point on.

## **TYPICAL CHARACTERISTICS**

## **RELATIVE SPECTRAL CHARACTERISTICS** $V_{CC} = 5 V$ 0.9 T<sub>C</sub> = 25°C 8.0 Relative Luminous Intensity 0.7 0.6 0.5 0.4 0.3 0.2 0.1 620 600 640 660 680 700 $\lambda$ – Wavelength – nm





Figure 3

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated