

# DUAL FORWARD-CONDUCTING P-GATE THYRISTORS PROGRAMMABLE OVERVOLTAGE PROTECTORS

# TISP61511D & TISP61512P Gated Protectors

**Dual Voltage-Programmable Protectors.** 

- Wide 0 to -80 V Programming Range
- Low 5 mA max. Triggering Current
- High 150 mA min. Holding Current

#### Rated for International Surge Wave Shapes

| Voltage Wave | Standard      | I <sub>TSP</sub> |
|--------------|---------------|------------------|
| Shape        | Otaniaara     | Α                |
| 2/10 µs      | TR-NWT-001089 | 170              |
| 1.2/50 µs    | ETS 300 047-1 | 90               |
| 0.5/700 μs   | RLM88/I3124   | 40               |
| 10/700 μs    | K17, K20, K21 | 40               |
| 10/1000 µs   | TR-NWT-001089 | 30               |

#### **Functional Replacements for**

| Device Type | Package Type         | Functional<br>Replacement |
|-------------|----------------------|---------------------------|
| LCP1511,    |                      | TISP61511D                |
| LCP1511D,   | O nin Craell Outline | or order as               |
| ATTL7591AS, | 8-pin Small-Outline  | TISP61511DR               |
| MGSS150-1   |                      | for Taped and Reeled      |
| LCP1512,    |                      |                           |
| LCP1512D,   | 9 nin Plantia DID    | TISP61512P                |
| ATTL7591AB, | 8-pin Plastic DIP    | 1100101212                |
| MGSS150-2   |                      |                           |



..... UL Recognized Component

#### Description

The TISP61511D and TISP61512P are dual forward-conducting buffered p-gate overvoltage protectors. They are designed to protect monolithic Subscriber Line Interface Circuits, SLICs, against overvoltages on the telephone line caused by lightning, ac power contact and induction. The TISP61511D and TISP61512P limit voltages that exceed the SLIC supply rail voltage.

The SLIC line driver section is typically powered from 0 V (ground) and a negative voltage in the region of -10 V to -70 V. The protector gate is connected to this negative supply. This references the protection (clipping) voltage to the negative supply voltage. As the protection voltage will track the negative supply voltage the overvoltage stress on the SLIC is minimized.

#### D Package (Top View) K1 (Tip) (Gate) G (Ground) NC r 3 (Ground) (Ring) K2 ∃K2 (Ring)

NC - No internal connection Terminal typical application names shown in parenthesis

#### P Package (Top View)



NC - No internal connection Terminal typical application names shown in parenthesis

#### **Device Symbol**



Terminals K1, K2 and A correspond to the alternative line designators of T, R and G or A, B and C. The negative protection voltage is controlled by the voltage,  $V_{\text{GG}}$  applied to the G terminal.

Positive overvoltages are clipped to ground by diode forward conduction. Negative overvoltages are initially clipped close to the SLIC negative supply rail value. If sufficient current is available from the overvoltage, then the protector will crowbar into a low voltage on-state condition. As the current subsides the high holding current of the crowbar prevents d.c. latchup.

These monolithic protection devices are fabricated in ion-implanted planar vertical power structures for high reliability and in normal system operation they are virtually transparent. The buffered gate design reduces the loading on the SLIC supply during overvoltages caused by power cross and induction.

# **BOURNS®**

#### **Absolute Maximum Ratings**

| Rating                                                                                     | Symbol           | Value       | Unit |
|--------------------------------------------------------------------------------------------|------------------|-------------|------|
| Repetitive peak off-state voltage, V <sub>GK</sub> = 0, -40 °C ≤ T <sub>J</sub> ≤ 85 °C    | $V_{DRM}$        | -100        | V    |
| Repetitive peak gate-cathode voltage, V <sub>KA</sub> = 0, -40 °C ≤ T <sub>J</sub> ≤ 85 °C | $V_{GKRM}$       | -85         | V    |
| Non-repetitive peak on-state pulse current (see Notes 1 and 2)                             |                  |             |      |
| 10/1000 μs                                                                                 |                  | 30          |      |
| 5/310 μs                                                                                   |                  | 40          |      |
| 0.2/310 μs                                                                                 | $I_{TSP}$        | 40          | Α    |
| 1/20 μs                                                                                    |                  | 90          |      |
| $T_{\rm J}$ = -40 °C $T_{\rm J}$ = 25 °C, 85 °C                                            |                  | 120         |      |
| $T_{J} = 25 ^{\circ}\text{C}, 85 ^{\circ}\text{C}$                                         |                  | 170         |      |
| Non-repetitive peak on-state current, 50 Hz (see Notes 1 and 2)                            |                  |             |      |
| full-sine-wave, 20 ms                                                                      | $I_{TSM}$        | 5           | Α    |
| 1 s                                                                                        |                  | 3.5         |      |
| Non-repetitive peak gate current, half-sine-wave, 10 ms (see Notes 1 and 2)                | I <sub>GSM</sub> | 2           | А    |
| Junction temperatur e                                                                      | TJ               | -55 to +150 | °C   |
| Storage temperature range                                                                  | T <sub>stg</sub> | -55 to +150 | °C   |

- NOTES: 1. Initially the protector must be in thermal equilibrium with -40  $^{\circ}$ C  $_{\odot}$   $_{\odot}$ C. The surge may be repeated after the device returns to its initial conditions. See the applications section for the details of the impulse generators.
  - 2. The rated current values may be applied either to the Ring to Ground or to the Tip to Ground terminal pairs. Additionally, both terminal pairs may have their rated current values applied simultaneously (in this case the Ground terminal current will be twice the rated current value of an individual terminal pair). Above 85 °C, derate linearly to zero at 150 °C lead temperature.

## **Recommended Operating Conditions**

|                | Component                 | Min | Тур | Max | Unit |
|----------------|---------------------------|-----|-----|-----|------|
| C <sub>G</sub> | Gate decoupling capacitor |     | 220 |     | nF   |

## Electrical Characteristics, T<sub>J</sub> = 25 °C (Unless Otherwise Noted)

|                   | Parameter Test Conditions |                                                                                            | Min | Тур | Max | Unit |
|-------------------|---------------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>D</sub>    | Off-state current         | $V_D = -85 \text{ V}, V_{GK} = 0$ $T_J = 25 \text{ °C}$                                    |     |     | 5   | μΑ   |
| J '0              | On state current          | $T_J = 70 ^{\circ}\text{C}$                                                                |     |     | 50  | μΑ   |
| V <sub>(BO)</sub> | Breakover voltage         | $I_T$ = 30 A, 10/1000 μs, 1 kV, $R_S$ = 33 Ω, di/dt <sub>(i)</sub> = 8 A/μs (see Note 3)   |     |     | -58 | V    |
|                   | Gate-cathode voltage      | $I_T$ = 30 A, 10/700 μs, 1.5 kV, $R_S$ = 10 Ω, di/dt <sub>(i)</sub> = 14 A/μs (see Note 3) |     |     | 10  |      |
| $V_{GK(BO)}$      | at breakover              | $I_T$ = 30 A, 1.2/50 μs, 1.5 kV, $R_S$ = 10 Ω, di/dt $_{(i)}$ = 70 A/μs (see Note 3)       |     |     | 20  | V    |
|                   | at broakever              | $I_T$ = 38 A, 2/10 μs, 2.5 kV, $R_S$ = 61 Ω, di/dt <sub>(i)</sub> = 40 A/μs (see Note 3)   |     |     | 25  |      |
| V <sub>T</sub>    | On-state voltage          | $I_T = 0.5 \text{ A}, t_w = 500 \mu\text{s}$                                               |     |     | 3   | V    |
| ٧١                | On state voltage          | $I_T = 3 \text{ A}, t_w = 500  \mu\text{s}$                                                |     |     | 4   | v    |
| V <sub>F</sub>    | Forward voltage           | $I_F = 5 \text{ A}, t_W = 500 \mu\text{s}$                                                 |     |     | 3   | V    |
|                   |                           | $I_F$ = 30 A, 10/1000 μs, 1 kV, $R_S$ = 33 Ω, di/dt <sub>(i)</sub> = 8 A/μs (see Note 3)   |     |     | 5   |      |
| V <sub>FRM</sub>  | Peak forward recovery     | $I_T$ = 30 A, 10/700 μs, 1.5 kV, $R_S$ = 10 Ω, di/dt $_{(i)}$ = 14 A/μs (see Note 3)       |     |     | 5   | V    |
| v FRM             | voltage                   | $I_T$ = 30 A, 1.2/50 μs, 1.5 kV, $R_S$ = 10 Ω, di/dt (i) = 70 A/μs (see Note 3)            |     |     | 7   | ٧    |
|                   |                           | $I_T$ = 38 A, 2/10 μs, 2.5 kV, $R_S$ = 61 Ω, di/dt <sub>(i)</sub> = 40 A/μs (see Note 3)   |     |     | 12  |      |

NOTE 3: All tests have  $C_G = 220$  nF and  $V_{GG} = -48$  V.  $R_S$  is the current limiting resistor between the output of the impulse generator and the R or T terminal. See the applications section for the details of the impulse generators.

**BOURNS®** 

# Electrical Characteristics, T<sub>J</sub> = 25 °C (Unless Otherwise Noted) (Continued)

|                 | Parameter            | Test Conditions                                                           |      | Min | Тур | Max | Unit |
|-----------------|----------------------|---------------------------------------------------------------------------|------|-----|-----|-----|------|
| I <sub>H</sub>  | Holding current      | $I_T = 1 \text{ A, di/dt} = -1 \text{ A/ms, V}_{GG} = -48 \text{ V}$      |      | 150 |     |     | mA   |
| lava            | Gate reverse current | $V_{GG} = -75$ V, K and A terminals connected                             | 5°C  |     |     | 5   | μΑ   |
| IGAS            | Gate reverse current | $T_{\rm J} = 7$                                                           | 0°C  |     |     | 50  | μΑ   |
| I <sub>GT</sub> | Gate trigger current | $I_T = 3 \text{ A}, t_{p(g)} \ge 20 \mu \text{s}, V_{GG} = -48 \text{ V}$ |      | 0.2 |     | 5   | mA   |
| V <sub>GT</sub> | Gate trigger voltage | $I_T = 3 \text{ A}, t_{p(g)} \ge 20  \mu\text{s}, V_{GG} = -48 \text{ V}$ |      |     |     | 2.5 | V    |
| C <sub>AK</sub> | Anode-cathode off-   | $f = 1 \text{ MHz}, V_d = 1 \text{ V}, I_G = 0, \text{ (see Note 4)}$     | -3 V |     |     | 100 | pF   |
| O <sub>AK</sub> | state capacitance    | $V_D = -48 \text{ V}$                                                     |      |     |     | 50  | pF   |

NOTE 4: These capacitance measurements employ a three terminal capacitance bridge incorporating a guard circuit. The unmeasured device terminals are a.c. connected to the guard terminal of the bridge.

## **Thermal Characteristics**

|                                                      | Parameter                                        | Test Conditions                                     | Min | Тур | Max | Unit  |
|------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------|-----|-----|-----|-------|
|                                                      | lunction to free air thermal resistance          | $P_{tot} = 0.8 \text{ W}, T_A = 25^{\circ}\text{C}$ | je  |     | 170 | °C/W  |
| $R_{	heta JA}$ Junction to free air thermal resistar | HUJA SUITCHOTH TO THEE AIR THE HITMAN TESISTANCE | 5 cm <sup>2</sup> , FR4 PCB P packa                 | е   |     | 125 | °C/VV |

#### **Parameter Measurement Information**



Figure 1. Voltage-Current Characteristic

#### Thermal Information

# **MAXIMUM NON-RECURRING 50 Hz CURRENT**



Figure 2.



#### **DEVICE PARAMETERS**

#### General

Thyristor based overvoltage protectors, for telecommunications equipment, became popular in the late 1970s. These were fixed voltage breakover triggered devices, likened to solid state gas discharge tubes. As these were new forms of thyristors, the existing thyristor terminology did not cover their special characteristics. This resulted in the invention of new terms based on the application usage and device characteristic. Initially, there was a wide diversity of terms to describe the same thing, but today the number of terms have reduced and stabilized.

Programmable, (gated), overvoltage protectors are relatively new and require additional parameters to specify their operation. Similarly to the fixed voltage protectors, the introduction of these devices has resulted in a wide diversity of terms to describe the same thing. To help promote an understanding of the terms and their alternatives, this section has a list of alternative terms and the parameter definitions used for this data sheet. In general, the Bourns approach is to use terms related to the device internal structure, rather than its application usage as a single device may have many applications each using a different terminology for circuit connection.

#### Alternative Symbol Cross-Reference Guide

This guide is intended to help the translation of alternative symbols to those used in this data sheet. As in some cases the alternative symbols have no substance in international standards and are not fully defined by the originators, users must confirm symbol equivalence. No liability will be assumed from the use of this guide.

| TISP61511D, TISP61512P Parameter                                                    | Data Sheet<br>Symbol | Alternative<br>Symbol                                    | Alternative Parameter                   |
|-------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------|-----------------------------------------|
| Non-repetitive peak on-state pulse current                                          | I <sub>TSP</sub>     | I <sub>PP</sub>                                          | Peak pulse current                      |
| Off-state current                                                                   | I <sub>D</sub>       | I <sub>R</sub><br>I <sub>RM</sub>                        | Reverse leakage current LINE/GND        |
| Gate reverse current (with A and K terminals connected)                             | I <sub>GAS</sub>     | I <sub>RG</sub>                                          | Reverse leakage current GATE/LINE       |
| Off-state voltage                                                                   | V <sub>D</sub>       | V <sub>R</sub><br>V <sub>RM</sub>                        | Reverse voltage LINE/GND                |
| Peak forward recovery voltage                                                       | $V_{FRM}$            | $V_{FP}$                                                 | Peak forward voltage LINE/GND           |
| Breakover voltage                                                                   | V <sub>(BO)</sub>    | $V_{SGL}$                                                | Dynamic switching voltage GND/LINE      |
| Gate voltage, (V <sub>GG</sub> is gate supply voltage referenced to the A terminal) | $V_{G}$              | V <sub>gate</sub><br>V <sub>GATE</sub><br>V <sub>S</sub> | GATE/GND voltage                        |
| Repetitive peak off-state voltage                                                   | $V_{DRM}$            | $V_{MLG}$                                                | Maximum voltage LINE/GND                |
| Repetitive peak gate-cathode voltage                                                | $V_{GKM}$            | $V_{MGL}$                                                | Maximum voltage GATE/LINE               |
| Gate-cathode voltage                                                                | $V_{GK}$             | $V_{GL}$                                                 | GATE/LINE voltage                       |
| Gate-cathode voltage at breakover                                                   | V <sub>GK(BO)</sub>  | $V_{DGL}$                                                | Dynamic switching voltage GATE/LINE     |
| Cathode-anode voltage                                                               | V <sub>K</sub>       | V <sub>LG</sub><br>V <sub>GND/LINE</sub>                 | LINE/GND voltage                        |
| Anode-cathode capacitance                                                           | C <sub>AK</sub>      | C <sub>off</sub>                                         | Off-state capacitance LINE/GND          |
| Cathode 1 terminal                                                                  | K1                   | Tip                                                      | Tip terminal                            |
| Cathode 2 terminal                                                                  | K2                   | Ring                                                     | Ring terminal                           |
| Anode terminal                                                                      | Α                    | GND                                                      | Ground terminal                         |
| Gate terminal                                                                       | G                    | Gate                                                     | Gate terminal                           |
| Thermal Resistance, junction to ambient                                             | $R_{\theta JA}$      | R <sub>th</sub> (j-a)                                    | Thermal Resistance, junction to ambient |

#### APPLICATIONS INFORMATION

#### **Electrical Characteristics**

The electrical characteristics of a thyristor overvoltage protector are strongly dependent on junction temperature, T<sub>J</sub>. Hence a characteristic value will depend on the junction temperature at the instant of measurement. The values given in this data sheet were measured on commercial testers, which generally minimize the temperature rise caused by testing.

#### **Application Circuit**

Figure 3 shows a typical TISP6151xx SLIC card protection circuit. The incoming line wires, R and T, connect to the relay matrix via the series overcurrent protection. Fusible resistors, fuses and positive temperature coefficient (PTC) resistors can be used for overcurrent protection. Resistors will reduce the prospective current from the surge generator for both the TISP6151xx and the ring/test protector. The TISP7xxxF3 protector has the same protection voltage for any terminal pair. This protector is used when the ring generator configuration may be ground or battery-backed. For dedicated ground-backed ringing generators, the TISP3xxxF3 gives better protection as its inter-wire protection voltage is twice the wire to ground value.

Relay contacts 3a and 3b connect the line wires to the SLIC via the TISP6151xx protector. The protector gate reference voltage comes from the SLIC negative supply ( $V_{BAT}$ ). A 220 nF gate capacitor sources the high gate current pulses caused by fast rising impulses.



Figure 3. Typical Application Circuit

# **Impulse Conditions**

Most lightning tests, used for equipment verification, specify a unidirectional sawtooth waveform which has an exponential rise and an exponential decay. Wave shapes are classified in terms of Peak Amplitude (voltage or current), rise time and a decay time to 50 % of the maximum amplitude. The notation used for the wave shape is *amplitude*, *rise time/decay time*. A 38 A, 5/310 µs wave shape would have a peak current value of 38 A, a rise time of 5 µs and a decay time of 310 µs.

There are three categories of surge generator type; single wave shape, combination wave shape and circuit defined. Single wave shape generators have essentially the same waveshape for the open circuit voltage and short circuit current (e.g.  $10/1000~\mu s$  open circuit voltage and short circuit current). Combination generators have two wave shapes, one for the open circuit voltage and the other for the short circuit current (e.g.  $1.2/50~\mu s$  open circuit voltage and  $8/20~\mu s$  short circuit current). Circuit specified generators usually equate to a combination generator, although typically only the open circuit voltage waveshape is referenced (e.g.  $a~10/700~\mu s$  open circuit voltage generator typically produces a  $a~5/310~\mu s$  short circuit current). If the combination or circuit defined generators operate into a finite resistance the wave shape produced is intermediate between the open circuit and short circuit values.

#### Impulse Conditions (Continued)

When the TISP switches into the on-state it has a very low impedance. As a result, although the surge wave shape may be defined in terms of open circuit voltage, it is the current waveshape that must be used to assess the TISP surge requirement. As an example, the CCITT IX K17 1.5 kV,  $10/700 \, \mu \text{s}$  surge is changed to a 38 A  $5/310 \, \mu \text{s}$  waveshape when driving into a short circuit. The impulse generators used for rated values are tabulated below

#### Impulse Generators used for Rated Values

| Standard      | Peak Voltage<br>Setting | Voltage<br>Wave Form | Generator Fictive<br>Source Impedance | External<br>Series Resistance | Peak Current | Current<br>Wave Form |
|---------------|-------------------------|----------------------|---------------------------------------|-------------------------------|--------------|----------------------|
|               | V                       | μ <b>s</b>           | Υ                                     | Υ                             | Α            | μ <b>s</b>           |
| TR-NWT-001089 | 2500                    | 2/10                 | 5                                     | 10                            | 170          | 2/10                 |
| ETS 300 047-1 | 3000                    | 1.2/50               | 38                                    | 0                             | 80           | 0.6/18               |
| RLM88/I3124   | 1600                    | 0.5/700              | 40                                    | 0                             | 40           | 0.2/310              |
| K17, K20, K21 | 1600                    | 10/700               | 40                                    | 0                             | 40           | 5/310                |
| TR-NWT-001089 | 1000                    | 10/1000              | 10                                    | 23                            | 30           | 10/1000              |

Figures 4. and 5. show how the TISP6151xx limits negative and positive overvoltages. Negative overvoltages (Figure 4.) are initially clipped close to the SLIC negative supply rail value ( $V_{BAT}$ ). If sufficient current is available from the overvoltage, then the protector (Th5) will crowbar into a low voltage on-state condition. As the overvoltage subsides the high holding current of the crowbar prevents dc latchup. The protection voltage will be the sum of the gate supply ( $V_{BAT}$ ) and the peak gate-cathode voltage ( $V_{GK(BO)}$ ). The protection voltage will be increased if there is a long connection between the gate decoupling capacitor, C, and the gate terminal. During the initial rise of a fast impulse, the gate current ( $I_{K}$ ) is the same as the cathode current ( $I_{K}$ ). Rates of 70 A/ $\mu$ s can cause inductive voltages of 0.7 V in 2.5 cm of printed wiring track. To minimize this inductive voltage increase of protection voltage, the length of the capacitor to gate terminal tracking should be minimized. Inductive voltages in the protector cathode wiring can increase the protection voltage. These voltages can be minimized by routing the SLIC connection through the protector as shown in Figure 3.



Figure 4. Negative Overvoltage Condition



Figure 5. Positive Overvoltage Condition

Positive overvoltages (Figure 5.) are clipped to ground by forward conduction of the diode section in protector (Th5). Fast rising impulses will cause short term overshoots in forward voltage ( $V_{FRM}$ ).

The thyristor protection voltage,  $(V_{(BO)})$  increases under lightning surge conditions due to thyristor regeneration time. This increase is dependent on the rate of current rise, di/dt, when the TISP is clamping the voltage in its breakdown region. The diode protection voltage, known as the forward recovery voltage,  $(V_{FRM})$  is dependent on the rate of current rise, di/dt. An estimate of the circuit di/dt can be made from the surge generator voltage rate of rise, dv/dt, and the circuit resistance. The impulse generators used for characterizing the protection voltages are tabulated on the next page.

# **BOURNS®**

# Impulse Generators used for Electrical Characteristic Values

| Standard      | Peak Voltage<br>Setting | Voltage<br>Wave Form | Generator Fictive<br>Source Impedance | External Series<br>Resistance | Peak Current | Di/dt <sub>(I)</sub> Initial<br>Rate Of Rise | Current<br>Wave Form |
|---------------|-------------------------|----------------------|---------------------------------------|-------------------------------|--------------|----------------------------------------------|----------------------|
|               | V                       | μ <b>s</b>           | Υ                                     | Y                             | Α            | <b>A/</b> μ <b>s</b>                         | μ <b>s</b>           |
| TR-NWT-001089 | 2500                    | 2/10                 | 5                                     | 61                            | 38           | 40                                           | 2/10                 |
| ETS 300 047-1 | 1500                    | 1.2/50               | 38                                    | 12                            | 30           | 70                                           | 0.6/21               |
| K17, K20, K21 | 1500                    | 10/700               | 40                                    | 10                            | 30           | 14                                           | 5/350                |
| TR-NWT-001089 | 1000                    | 10/1000              | 10                                    | 23                            | 30           | 8                                            | 10/1000              |

#### MECHANICAL DATA

#### D008 Plastic Small-outline Package

This small-outline package consists of a circuit mounted on a lead frame and encapsulated within a plastic compound. The compound will withstand soldering temperature with no deformation, and circuit performance characteristics will remain stable when operated in high humidity conditions. Leads require no additional cleaning or processing when used in soldered assembly.



MDXXAAE

NOTES: A. Leads are within 0.25 (0.010) radius of true position at maximum material condition.

- B. Body dimensions do not include mold flash or protrusion.
- C. Mold flash or protrusion shall not exceed 0.15 (0.006).
- D. Lead tips to be planar within  $\pm 0.051$  (0.002).

#### MECHANICAL DATA

## **D008 Tape Dimensions**



NOTES: A. Taped devices are supplied on a reel of the following dimensions:-

**MDXXATC** 

Reel diameter:  $\frac{330 + 0.0/-4.0}{(12.99 + 0.0/-.157)}$ 

Reel hub diameter:  $\frac{100 \pm 2.0}{(3.937 \pm .079)}$ 

Reel axial hole:  $\frac{13.0 \pm 0.2}{(.512 \pm .008)}$ 

B. 2500 devices are on a reel.

#### **MECHANICAL DATA**

#### P008 - Plastic Dual-In-Line Package

This dual-in-line package consists of a circuit mounted on a lead frame and encapsulated within a plastic compound. The compound will withstand soldering temperature with no deformation, and circuit performance characteristics will remain stable when operated in high humidity conditions The package is intended for insertion in mounting-hole rows on 7.62 (0.300) centers. Once the leads are compressed and inserted, sufficient tension is provided to secure the package in the board during soldering. Leads require no additional cleaning or processing when used in soldered assembly.



MDXXCF

- NOTES: A. Each pin centerline is located within 0.25 (0.010) of its true longitudinal position.
  - B. Dimensions fall within JEDEC MS001 R-PDIP-T, 0.300" Dual-In-Line Plastic Family.
  - C. Details of the previous dot index P008 package style, drawing reference MDXXABA, are given in the earlier publications.

# **Bourns Sales Offices**

| Region        | Phone           | Fax             |
|---------------|-----------------|-----------------|
| The Americas: | +1-909-781-5500 | +1-909-781-5700 |
| Europe:       | +41-41-7685555  | +41-41-7685510  |
| Asia-Pacific: | +886-2-25624117 | +886-2-25624116 |

## **Technical Assistance**

| Region        | Phone           | Fax             |
|---------------|-----------------|-----------------|
| The Americas: | +1-909-781-5500 | +1-909-781-5700 |
| Europe:       | +41-41-7685555  | +41-41-7685510  |
| Asia-Pacific: | +886-2-25624117 | +886-2-25624116 |

# www.bourns.com

Bourns® products are available through an extensive network of manufacturer's representatives, agents and distributors. To obtain technical applications assistance, a quotation, or to place an order, contact a Bourns representative in your area.

